CHAPTER 5 CLOCK GENERATOR
106
User’s Manual U11302EJ4V0UM
Figure 5-4. Format of Display Mode Register 0 (2/2)
R/W DSPM05
Display mode setting
0
Display mode 1 (segment/character type)
1
Display mode 2 (type in which a segment spans two or more grids)
R/W DSPM06
Mode of noise eliminator for subsystem clock
Note 2
0
2.5 MHz < f
X
≤
5.0 MHz
1
1.25 MHz
≤
f
X
≤
2.5 MHz
Note 3
R
KSF
Timing status
0
Display timing
1
Key scan timing
Notes 1.
Bit 7 (KSF) is a read-only bit.
2.
Set this bit according to the main system clock oscillation frequency (f
X
) selected. The noise
eliminator operates during VFD display.
3.
When f
X
is used between 1.25 MHz and 2.5 MHz, set bit 6 (DSPM06) to 1 prior to VFD display.
Caution When the main system clock frequency selected is below 1.25 MHz and the VFD controller/
driver is enabled, make sure to use the main system clock for watch timer counting by
setting TCL24 to 0.
7
1
0
6
5
4
3
2
KSF
SEGS1 SEGS0
DSPM06 DSPM05 SEGS4 SEGS3 SEGS2
Symbol
DSPM0
F F A 0 H
0 0 H
R/W
Note 1
Address
After reset
R/W
Содержание mPD780204
Страница 2: ...2 User s Manual U11302EJ4V0UM MEMO ...