MDDR Subsystem
Microsemi Proprietary UG0446 User Guide Revision 7.0
65
0×0B0
RW
PRESET_N DDRC Performance
Parameter register
0×0B4
RW
PRESET_N DDRC Performance
Parameter register
0×0B8
RW
PRESET_N DDRC Performance
Parameter register
0×0BC
RW
PRESET_N DDRC DFI Read Command
Timing register
DDRC_DFI_MIN_CTRLUPD_TIMING_CR
0×0C0
RW
PRESET_N DDRC DFI Controller
Update Min Time register
DDRC_DFI_MAX_CTRLUPD_TIMING_CR
0×0C4
RW
PRESET_N DDRC DFI Controller
Update Max Time register
Reserved
-
-
-
-
Reserved
-
-
-
-
Reserved
-
-
-
-
Reserved
-
-
-
-
Reserved
-
-
-
-
DDRC_DYN_SOFT_RESET_ALIAS_CR
0×0DC
RW
PRESET_N DDRC reset register
0×0E0
RW
PRESET_N DDRC AXI Interface Fabric
Priority ID Register
0×0E4
RO
PRESET_N DDRC Status register
SECDED Registers
0×0E8
RO
PRESET_N DDRC single error count
Status register
0×0EC
RO
PRESET_N DDRC double error count
status register
0×0F0
RO
PRESET_N DDRC last uncorrected
error syndrome register
0×0F4
RO
PRESET_N DDRC last uncorrected
error syndrome register
0×0F8
RO
PRESET_N DDRC last uncorrected
error syndrome register
0×0FC
RO
PRESET_N DDRC last uncorrected
error syndrome register
0×100
RO
PRESET_N DDRC last uncorrected
error syndrome register
0×104
RO
PRESET_N DDRC last uncorrected
error address register
0×108
RO
PRESET_N DDRC last uncorrected
error address register
0×10C
RO
PRESET_N DDRC last corrected error
syndrome register
Table 28 •
DDR Controller Configuration Register
(continued)
Register Name
Addres
s Offset
Registe
r Type
Reset
Source
Description