Soft Memory Controller Fabric Interface Controller
Microsemi Proprietary UG0446 User Guide Revision 7.0
221
MDDR_SMC_AXI_M_BREADY
Output
High
Indicates whether or not the master can accept the
response information.
1: Master ready
0: Master not ready
MDDR_SMC_AXI_M_AWVALID
Output
High
Indicates whether or not valid write address and control
information are available.
1: Address and control information available
0: Address and control information not available
MDDR_SMC_AXI_M_ARVALID
Output
High
Indicates whether or not valid read address and control
information are available.
1: Address and control information valid
0: Address and control information not valid
MDDR_SMC_AXI_M_RREADY
Output
High
Indicates whether or not the master can accept the
read data and response information.
1: Master ready
0: Master not ready
MDDR_SMC_AXI_M_AWREADY
Input
High
Indicates that the slave is ready to accept an address
and associated control signals.
1: Slave ready
0: Slave not ready
MDDR_SMC_AXI_M_WREADY
Input
High
Indicates whether or not the slave can accept the write
data.
1: Slave ready
0: Slave not ready
MDDR_SMC_AXI_M_BVALID
Input
High
Indicates whether or not a valid write response is
available.
1: Write response available
0: Write response not available.
MDDR_SMC_AXI_M_ARREADY
Input
High
Indicates whether or not the slave is ready to accept an
address and associated control signals.
1: Slave ready
0: Slave not ready
MDDR_SMC_AXI_M_RLAST
Input
High
Indicates the last transfer in a read burst.
MDDR_SMC_AXI_M_RVALID
Input
High
Indicates whether or not the required read data is
available and the read transfer can complete.
1: Read data available
0: Read data not available
Table 166 •
SMC_FIC 64-bit AXI Port List
(continued)
Signal
Direction Polarity Description