MDDR Subsystem
Microsemi Proprietary UG0446 User Guide Revision 7.0
49
Figure 28 •
MDDR with Single AHB-Lite Interface
The procedure for accessing the MDDR from AHB master in the FPGA fabric is the same as in
"Accessing MDDR from FPGA Fabric through the AXI Interface" section on page 43
—except for the
following:
•
Configure the
AMBA Master Interface Type
as AHB-Lite in the
HPMS DDR FIC Subsystem
in the
Peripherals
tab of the
System Builder
wizard.
page 49 lists the MDDR throughput for the following configuration:
•
Fabric Interface: AHB
•
MDDR Mode: DDR3
•
Fabric Clock to MDDR Clock Ratio: 1:4
•
PHY Width: 16 and 32
•
Clock Frequency: 80 MHz
The other parameters are configured similar to the MDDR configuration in
Optimizing DDR Controller for Improved Efficiency - Libero v11.7 Application Note
.
Table 23 •
MDDR Throughput (for AHB)
MDDR-Fabric
Interface-Memory
Frequency Ratio
(
CLK_BASE:FDDR_CLK
)
PHY Width
Write Transaction BW
(MB/sec)
Read Transaction BW
(MB/sec)
MDDR_AHB-DDR3
1:4
80 MHz:320 MHz
PHY_16
80 MB
79 MB
PHY_32
80 MB
79 MB
FIC_0
FIC_1
AHB Bus Matrix
D
D
R
I
O
Fabric
HPMS DDR
Bridge
IGLOO2
DDR
Controller
D
D
R
P
H
Y
APB Config
Reg
MDDR
AXI
Transaction
Controller
DDR_FIC
HPDMA
HPMS
DDR
SDRAM
AHB
CoreConfigMaster
APB_2
CoreConfigP
eNVM
AHB_Lite
Slave 1
Slave n
Master