Soft Memory Controller Fabric Interface Controller
Microsemi Proprietary UG0446 User Guide Revision 7.0
222
MDDR_SMC_AXI_M_AWLEN[3:0]
Output
Indicates burst length. The burst length gives the exact
number of transfers in a burst. This information
determines the number of data transfers associated
with the address.
0000: 1
0001: 2
0010: 3
0011: 4
0100: 5
0101: 6
0110: 7
0111: 8
1000: 9
1001: 10
1010: 11
1011: 12
1100: 13
1101: 14
1110: 15
1111: 16
MDDR_SMC_AXI_M_AWBURST[1:0] Output
Indicates burst type. The burst type, coupled with the
size information, provides details on how the address
for each transfer within the burst is calculated.
00: FIXED – Fixed-address burst, FIFO-type
01: INCR – Incrementing-address burst, normal
sequential memory
10: WRAP – Incrementing-address burst that wraps to
a lower address at the wrap boundary
11: Reserved
MDDR_SMC_AXI_M_AWID[3:0]
Output
Indicates identification tag for the write address group
of signals.
MDDR_SMC_AXI_M_WDATA[63:0]
Output
Indicates write data.
MDDR_SMC_AXI_M_WID[3:0]
Output
Indicates ID tag of the write data transfer. The
SMC_AXI64_WID
value must match the
SMC_AXI64_AWID
value of the write transaction.
MDDR_SMC_AXI_M_WSTRB[7:0]
Output
Indicates which byte lanes to update in memory.
MDDR_SMC_AXI_M_ARID[3:0]
Output
Indicates identification tag for the read address group of
signals.
MDDR_SMC_AXI_M_ARADDR[31:0] Output
Indicates initial address of a read burst transaction.
Table 166 •
SMC_FIC 64-bit AXI Port List
(continued)
Signal
Direction Polarity Description