Fabric DDR Subsystem
Microsemi ProprietaryUG0446 User Guide Revision 7.0
165
•
No Activity clocks for Entry: 320
Memory Timing
•
Time To Hold Reset Before INIT – 67584 clks
•
MRD: 4 clks
•
RAS (Min): 8 clks
•
RAS (Max): 8192 clks
•
RCD: 6 clks
•
RP: 7 clks
•
REFI: 3104 clks
•
RC: 3 clks
•
XP: 3 clks
•
CKE: 3 clks
•
RFC: 79 clks
•
FAW: 0 clks
7.
Navigate to the
Peripherals
tab.
The
Peripherals
tab allows to configure the Fabric AMBA Master
and Fabric AMBA Slave required for the design. Drag and drop the required master/slave to the
corresponding subsystem. The following image shows the
Peripherals
tab.
Drag and drop the
Fabric Master core
to the
Fabric DDR Subsystem
. This allows to configure the type of interface as
AXI, single AHB-Lite. On completing the configuration, the selected interface is enabled. The user
logic in the FPGA fabric can access the DDR memory through the FDDR using these interfaces.
Figure 87 •
System Builder - Peripherals Tab
8.
Click
Next
to navigate to the
Clocks
tab. The
Clocks
tab allows to configure the
System Clock
and
subsystem clocks.The FDDR subsystem operates on FDDR_CLK frequency, which can be
configured up to 333 MHz. The FDDR subsystem clock (CLK_BASE) can be configured as a ratio-1,
2, 3, 4, 6, 8, 12, or 16 of FDDR_CLK. The maximum frequency of FDDR subsystem clock is 200
MHz. FDDR subsystem clock has to be driven from the FPGA fabric. The following image shows the
System Builder - Clocks
tab.