...........continued
Symbol
Parameter
Condition
Min.
Typ.
Max. Unit
RSSI
BASE_VAL
RSSI sensitivity
Defined as RSSI_BASE_VAL
—
—
—
—
BPSK with 300 kchips/s
—
-95
—
dBm
BPSK with 600 kchips/s
—
-94
—
dBm
O-QPSK with 400 kchips/s, SIN and
RC-0.2 shaping
—
-93
—
dBm
O-QPSK with 400 kchips/s, RC-0.2
shaping
—
-93
—
dBm
O-QPSK with 1000 kchips/s, SIN shaping
—
-93
—
dBm
O-QPSK with 1000 kchips/s, RC-0.8
shaping
—
-92
—
dBm
RSSI
MIN
Minimum RSSI value
P
RF
≤ RSSI_BASE_VAL
—
0
—
—
RSSI
MAX
Maximum RSSI value
P
RF
≥ RSSI_BA 87 dB
—
28
—
—
1.
AWGN channel, PER ≤ 1%, PSDU length 20 octets.
2.
AWGN channel, PER ≤ 1%, PSDU length 127 octets.
3.
Compliant to [1].
4.
Compliant to [2].
5.
Compliant to [4].
6.
Channel rejection is limited by modulation side lobes of interfering signal.
9.3.4
Current Consumption Specifications
The values in this section are measured values of power consumption under the following conditions, except where
noted:
• Operating Conditions
– VDD = 3.3V
– Temperature at 25°C
– CPU is running on Flash with one Wait state in PL0 and two Wait states in PL2
– Low power cache is enabled
– BOD33 is disabled
– State of AT86RF212B is as specified in the following table
• Oscillators
– XOSC (crystal oscillator) is disabled
– When MCU (ATSAML21) is in Active Performance Level 2 (PL2) mode, the DFLL48M is running at 48 MHz
in Open-Loop mode
– When MCU is in Active Performance Level 0 (PL0) mode, the internal multi RC oscillator is running at 8
MHz
• Clocks
– In the PL2 mode, DFLL48M is running in the Open-Loop mode and is used as main clock source
– In the PL0 mode, OSC16M is used at 8 MHz
– Clock masks and dividers are at Reset values: All AHB and APB clocks enabled, CPUDIV =
1
, BUPDIV =
1
and LPDIV =
1
– I/Os are configured in the Digital Functionality Disabled mode. Except for PA24 and PA25, which are used
to provide UART input to device
ATSAMR30M18A
Electrical Characteristics
©
2018-2021 Microchip Technology Inc.
and its subsidiaries
Datasheet
DS70005384B-page 39