
CHAPTER 2. HARDWARE ARCHITECTURE
CONTENTS
2
Hardware Architecture .................................................................................................................................2-1
2.1
Device Architecture Overview ............................................................................................................2-1
2.1.1
Harvard Architecture ...........................................................................................................2-1
2.1.2
Concurrent Operations ........................................................................................................2-2
2.1.3
Device Architecture .............................................................................................................2-4
2.1.4
Memory Space and Bank Switching .................................................................................2-12
2.1.5
Internal Instruction Pipeline ..............................................................................................2-13
2.2
Core Architecture Overview .............................................................................................................2-16
2.2.1
Data Arithmetic Unit ..........................................................................................................2-16
2.2.2
Y Space Address Arithmetic Unit (YAAU) .........................................................................2-17
2.2.3
X Space Address Arithmetic Unit (XAAU) .........................................................................2-18
2.2.4
Cache ...............................................................................................................................2-18
2.2.5
Control ..............................................................................................................................2-18
2.3
Internal Memories ............................................................................................................................2-19
2.4
External Memory Interface (EMI).....................................................................................................2-19
2.5
Bit Manipulation Unit (BMU) ............................................................................................................2-20
2.6
Serial Input/Output (SIO) Units ........................................................................................................2-20
2.7
Parallel Input/Output (PIO) (DSP1617 Only) ...................................................................................2-21
2.8
Parallel Host Interface (PHIF) (DSP1611/18/27/28/29 Only) ...........................................................2-21
2.9
Bit Input/Output (BIO) ......................................................................................................................2-22
2.10
JTAG ................................................................................................................................................2-22
2.11
Timer................................................................................................................................................2-22
2.12
Hardware Development System (HDS) Module...............................................................................2-23
2.13
Clock Synthesis (DSP1627/28/29 Only) ..........................................................................................2-23
2.14
Power Management .........................................................................................................................2-23
Содержание DSP1611
Страница 18: ...Chapter 1 Introduction...
Страница 27: ...Chapter 2 Hardware Architecture...
Страница 52: ...Chapter 3 Software Architecture...
Страница 116: ...Chapter 4 Instruction Set...
Страница 154: ...Chapter 5 Core Architecture...
Страница 176: ...Chapter 6 External Memory Interface...
Страница 208: ...Chapter 7 Serial I O...
Страница 237: ...Chapter 8 Parallel I O DSP1617 Only...
Страница 261: ...Chapter 9 Parallel Host Interface PHIF DSP1611 18 27 28 29 Only...
Страница 275: ...Chapter 10 Bit I O Unit...
Страница 284: ...Chapter 11 JTAG Test Access Port...
Страница 306: ...Chapter 12 Timer...
Страница 313: ...Chapter 13 Bit Manipulation Unit...
Страница 325: ...Chapter 14 Error Correction Coprocessor DSP1618 28 Only...
Страница 350: ...Chapter 15 Interface Guide...
Страница 367: ...Appendix A Instruction Encoding...
Страница 379: ...Appendix B Instruction Set Summary...
Страница 381: ...aD extractz aS IM16 B 52 aD insert aS arM B 53 aD insert aS IM16 B 54 aD aS aaT B 55...
Страница 437: ...Index...