DSP1611/17/18/27/28/29 DIGITAL SIGNAL PROCESSOR
Information Manual
Serial I/O
April 1998
7-2
DRAFT COPY
Lucent Technologies Inc.
7.1 SIO Operation
The DSP1611/17/18/27/28/29 devices contain two functionally identical SIO units. Throughout this chapter, the
SIO pin names are referenced without the 1 or 2 designation to indicate that the description applies to either. For
example, ICK refers to either ICK1 or ICK2. The following subsections describe the operation of the SIO active
clock generator and the SIO input and output ports.
7.1.1 Active Clock Generator
Active refers to generation by the DSP; passive refers to generation by external devices. The active clock signals
for the SIO section are derived from CKO (free running non-wait-stated clock) with a maximum bit rate of CKO/2. A
simplified representation of the SIO active clock and load generator is shown in
. In the figure, the open
switches represent the user-programmable features. An open switch corresponds to the associated bit in the sioc
or tdms register having a value of zero.
Five signals can be individually programmed to be either inputs or outputs (passive or active): ICK, OCK, ILD, OLD,
and SYNC. ICK and OCK are the input and output port bit clocks. ILD and OLD are the input and output port word
strobes (word framing signals). SYNC is a framing signal used in multiprocessor mode (described in
Multiprocessor Mode Description
) or in other applications. If using active clocks, the speed of the bit clocks can be
selected from one of four speeds: CKO (free running) is divided by 2, 6, 8, or 10. This selection determines the
speed of both ICK and OCK. The speed of ILD and OLD can be selected as either the ICK or OCK signals divided
by 16. An active SYNC signal is generated from this same source (ICK or OCK
÷
16) and is further divided by 8 or
16. The resulting SYNC signal is either the signal ICK or OCK divided by 128 or 256. The SYNC signal can be
configured to generate an 8 kHz sampling signal for codec applications.
5-4172
† CKO is a free-running non-wait-stated clock.
Figure 7-2. SIO Clocks
OCK
OLD
SYNC
ICK
ILD
sioc(3)
sioc(2)
sioc(5)
sioc(4)
tdms(0)
sioc(9)
OUTPUT
SECTION
CKO
†
DIV. BY
2, 6, 8, 10
sioc(7, 8)
DIV. BY
16
DIV.
BY 8, 16
tdms(9)
INPUT
SECTION
Содержание DSP1611
Страница 18: ...Chapter 1 Introduction...
Страница 27: ...Chapter 2 Hardware Architecture...
Страница 52: ...Chapter 3 Software Architecture...
Страница 116: ...Chapter 4 Instruction Set...
Страница 154: ...Chapter 5 Core Architecture...
Страница 176: ...Chapter 6 External Memory Interface...
Страница 208: ...Chapter 7 Serial I O...
Страница 237: ...Chapter 8 Parallel I O DSP1617 Only...
Страница 261: ...Chapter 9 Parallel Host Interface PHIF DSP1611 18 27 28 29 Only...
Страница 275: ...Chapter 10 Bit I O Unit...
Страница 284: ...Chapter 11 JTAG Test Access Port...
Страница 306: ...Chapter 12 Timer...
Страница 313: ...Chapter 13 Bit Manipulation Unit...
Страница 325: ...Chapter 14 Error Correction Coprocessor DSP1618 28 Only...
Страница 350: ...Chapter 15 Interface Guide...
Страница 367: ...Appendix A Instruction Encoding...
Страница 379: ...Appendix B Instruction Set Summary...
Страница 381: ...aD extractz aS IM16 B 52 aD insert aS arM B 53 aD insert aS IM16 B 54 aD aS aaT B 55...
Страница 437: ...Index...