4-44
Intel® PXA27x Processor Family
Optimization Guide
Intel XScale® Microarchitecture & Intel® Wireless MMX™ Technology Optimization
WMAC
1
2
TMIA
1
2
TMIAPH
1
1
TMIAxy
1
1
WSLL
1
1
WSRA
1
1
WSRL
1
1
WROR
1
1
WPACK
1
2
WUNPCKEH
1
1
WUNPCKEL
1
1
WUNPCKIH
1
1
WUNPCKIL
1
1
WALIGNI
1
1
WALIGNR
1
1
WSHUF
1
1
TANDC
1
1
TORC
1
1
TEXTRC
1
1
TEXTRM
1
2
TMCR
1
3
TMCRR
1
1
TMRC
1
2
TMRRC
1
3
TMOVMSK
1
2
TINSTR
1
1
TBCST
1
1
WLDR (BHW) to main regfile
1
4 (3)
†
,
††
WLDRW to control regfile
1
4
††
WSTR
1
na
††
†
WLDRD is 4 cycles WLDR<B,H,W> is 3 cycles
††
Base address register update for
WLDR
and
WSTR is the same as the core
load/store operation
Table 4-18. Issue Cycle and Result Latency of the PXA27x processor Instructions (Sheet 2 of
2)
Instructions
Issue Cycle
Result Latency
Содержание PXA270
Страница 1: ...Order Number 280004 001 Intel PXA27x Processor Family Optimization Guide April 2004...
Страница 10: ...x Intel PXA27x Processor Family Optimization Guide Contents...
Страница 20: ...1 10 Intel PXA27x Processor Family Optimization Guide Introduction...
Страница 30: ...2 10 Intel PXA27x Processor Family Optimization Guide Microarchitecture Overview...
Страница 48: ...3 18 Intel PXA27x Processor Family Optimization Guide System Level Optimization...
Страница 114: ...5 16 Intel PXA27x Processor Family Optimization Guide High Level Language Optimization...
Страница 122: ...6 8 Intel PXA27x Processor Family Optimization Guide Power Optimization...
Страница 143: ...Intel PXA27x Processor Family Optimization Guide Index 5 Index...
Страница 144: ......