Summary Tables of Changes
R
10
Intel
®
Celeron
®
Processor in the 478-Pin Package Specification Update
NO. E0 nC1 nD1 Plans
ERRATA
AC3 X
Fixed
Uncacheable (UC) code in same line as write back (WB) data
may lead to data corruption
AC4
X
X
X
NoFix
Transaction is not retried after BINIT#
AC5
X
X
X
NoFix
Invalid opcode 0FFFh requires a ModRM byte
AC6 X X X NoFix
FSW may not be completely restored after page fault on
FRSTOR or FLDENV instructions
AC7 X X X NoFix
The processor flags #PF instead of #AC on an unlocked
CMPXCHG8B instruction
AC8 X X X NoFix
When in no-fill mode the memory type of large pages are
incorrectly forced to uncacheable
AC9 X X X NoFix
Processor may hang due to speculative page walks to non-
existent system memory
AC10
X
Fixed
Writing a performance counter may result in incorrect value
AC11
X
X
X
NoFix
IA32_MC0_STATUS register overflow bit not set correctly
AC12 X
Fixed
Performance counter may contain incorrect value after being
stopped
AC13 X
NoFix
MCA error code field in IA32_MC0_STATUS register may
become out of sync with the rest of the register
AC14 X
NoFix
The IA32_MC1_STATUS register may contain incorrect
information for correctable errors
AC15 X X X NoFix Debug
mechanisms
may not function as expected
AC16 X X X NoFix
Machine check architecture error reporting and recovery may
not work as expected
AC17 X
Fixed
Processor may timeout waiting for a device to respond after
~0.67 seconds
AC18 X X X NoFix
Cascading of performance counters does not work correctly
when forced overflow is enabled
AC19 X
Fixed
IA32_MC1_STATUS MSR ADDRESS VALID bit may be set
when no valid address is available
AC20
X
X
X
NoFix
EMON event counting of x87 loads may not work as expected
AC21 X
Fixed
Software controlled clock modulation using a 12.5% or 25%
duty cycle may cause the processor to hang
AC22 X
Fixed
SQRTPD and SQRTSD may return QnaN indefinite instead of
negative zero
AC23 X X X PlanFix
Bus Invalidate Line requests that return unexpected data may
result in L1 cache corruption
AC24 X X X PlanFix
Write Combining (WC) load may result in unintended address
on system bus
AC25 X
Fixed
Incorrect data may be returned when page tables are in Write
Combining (WC) memory space
AC26
X
PlanFix
Buffer on resistance may exceed specification
AC27 X X X NoFix
Processor issues inconsistent transaction size attributes for
locked operation