Application Note
7 of 80
002-26071 Rev. *B
2021-09-07
Clock configuration setup in TRAVEO™ T2G family CYT4D series MCUs
Clock system for
TRAVEO™ T2G family MCUs
shows the distribution of the CLK_HF0.
The CLK_HF0 is the root clock for the CPU subsystem (CPUSS) and peripheral clock dividers. For details on
CLK_TRC_DBG
CLK_GR3
CLK_MEM
PCLK
CLK_SLOW
SLOW_CLOCK_CTL register,
INT_DIV bit
Divider
(1-256)
CLK_HF0
CM0+
ROM / SRAM / Flash
CPUSS
slow infrastructure
P-DMA / M-DMA
CRYPTO
MEM_CLOCK_CTL register,
INT_DIV bit
Divider
(1-256)
PERI_GR3_CLOCK_CTL register,
INT_DIV bit
Divider
(1-256)
CLK_PERI
PERI_CLOCK_CTL register, INT_DIV
bit
Divider
(1-256)
Event generator
SMIF
CPUSS
fast infrastructure
SRSS
EFUSE
Ethernet
CLK_GR4
PERI_GR4_CLOCK_CTL register,
INT_DIV bit
Divider
(1-256)
IOSS
TCPWM[0]
CLK_GR8
PERI_GR8_CLOCK_CTL register,
INT_DIV bit
Divider
(1-256)
AUDIOSS
CPUSS(DEBUG)
TRC_DBG_CLOCK_CTL register,
INT_DIV bit
Divider
(1-256)
Peripheral
clock divider #0
PERI
VIDEOSS
Figure 3
Block diagram for CLK_HF0
CLK_MEM
Clock input to the CPUSS of the fast infrastructure, Ethernet, and serial
memory interface (SMIF)
CLK_PERI
Clock source for the CLK_GR and peripheral clock divider
CLK_SLOW
Clock input to the CPUSS of Cortex®-M0+ and slow infrastructure, SMIF, and
VIDEOSS
CLK_GR
Clock input to peripheral functions. The CLK_GR is grouped by the clock gater.
CLK_GR has six groups.
PCLK
Peripheral clock used in peripheral functions. The PCLK can be configured
each channel of IPs independently and select one divider to generate the
PCLK.