Application Note
65 of 80
002-26071 Rev. *B
2021-09-07
Clock configuration setup in TRAVEO™ T2G family CYT4D series MCUs
Supplementary information
6
Supplementary information
6.1
Input clocks in peripheral functions
list the clock input to each peripheral function. For detailed values of PCLK, see the
“
Peripheral clocks
”
section of the
Table 23
Clock input to TCPWM[0]
Peripheral function
Operation clock
Channel clock
TCPWM[0]
CLK_GR3 (Group 3)
PCLK (PCLK_TCPWM0_CLOCKSx, x = 0 to 37)
PCLK (PCLK_TCPWM0_CLOCKSy, y = 256 to 267)
PCLK (PCLK_TCPWM0_CLOCKSz, z =512
–
543)
Table 24
Clock input to CAN FD
Peripheral function
Operation clock
(clk_sys (hclk))
Channel clock (clk_can (cclk))
CAN FD0
CLK_GR5 (Group 5)
Ch0: PCLK (PCLK_CANFD0_CLOCK_CANFD0)
Ch1: PCLK (PCLK_CANFD0_CLOCK_CANFD1)
CAN FD1
Ch0: PCLK (PCLK_CANFD1_CLOCK_CANFD0)
Ch1: PCLK (PCLK_CANFD1_CLOCK_CANFD1)
Table 25
Clock input to LIN
Peripheral function
Operation clock
Channel clock (clk_lin_ch)
LIN
CLK_GR5 (Group 5)
Ch0: PCLK (PCLK_LIN_CLOCK_CH_EN0)
Ch1: PCLK (PCLK_LIN_CLOCK_CH_EN1)
Table 26
Clock input to SCB
Peripheral function
Operation clock
Channel clock
SCB0
CLK_GR6 (Group 6)
PCLK (PCLK_SCB0_CLOCK)
SCB1
PCLK (PCLK_SCB1_CLOCK)
SCB2
PCLK (PCLK_SCB2_CLOCK)
SCB3
PCLK (PCLK_SCB3_CLOCK)
SCB4
PCLK (PCLK_SCB4_CLOCK)
SCB5
PCLK (PCLK_SCB5_CLOCK)
SCB6
PCLK (PCLK_SCB6_CLOCK)
SCB7
PCLK (PCLK_SCB7_CLOCK)
SCB8
PCLK (PCLK_SCB8_CLOCK)
SCB9
PCLK (PCLK_SCB9_CLOCK)
SCB10
PCLK (PCLK_SCB10_CLOCK)
SCB11
PCLK (PCLK_SCB11_CLOCK)