![Infineon TRAVEO T2G family CYT4D Series Скачать руководство пользователя страница 9](http://html1.mh-extra.com/html/infineon/traveo-t2g-family-cyt4d-series/traveo-t2g-family-cyt4d-series_manual_2055097009.webp)
Application Note
9 of 80
002-26071 Rev. *B
2021-09-07
Clock configuration setup in TRAVEO™ T2G family CYT4D series MCUs
Clock system for TRAVEO™ T2G family MCUs
shows the distribution of the CLK_HF1.
The CLK_HF1 is a clock source of the CLK_FAST_0 and CLK_FAST_1. The clock distribution of the CLK_HF1 is
shown in
. The CLK_FAST_0 and CLK_FAST_1 are the input sources for CM7_0 and CM7_1 respectively.
CLK_FAST_0
CLK_HF1
CM7_0
FAST_0_CLOCK_CTL register,
INT_DIV bit
Divider
(1-256)
CLK_FAST_1
CM7_1
FAST_1_CLOCK_CTL register,
INT_DIV bit
Divider
(1-256)
Figure 5
Block diagram for the CLK_HF1
shows the distribution of the CLK_HF2, which is a clock source for the CLK_GR and PCLK.
CLK_GR5
PCLK
Peripheral
Clock Divider #1
PERI_GR5_CLOCK_CTL register,
INT_DIV bit
Divider
(1-256)
LIN
CAN FD
CLK_GR6
PERI_GR6_CLOCK_CTL register,
INT_DIV bit
Divider
(1-256)
SCB
CLK_GR9
PERI_GR9_CLOCK_CTL register,
INT_DIV bit
Divider
(1-256)
SAR ADC
CLK_HF2
CXPI
Figure 6
Block diagram for the CLK_HF2