Application Note
10 of 80
002-26071 Rev. *B
2021-09-07
Clock configuration setup in TRAVEO™ T2G family CYT4D series MCUs
Clock system for TRAVEO™ T2G fam
ily MCUs
shows details of the peripheral clock divider #1.
The peripheral clock divider #1 has many peripheral clock dividers to generate the PCLK. See the
for
the number of dividers. The output of any of these dividers can be routed to any peripheral. Note that the
dividers already in use cannot be used for other peripherals or channels.
PCLK
Clock divider
8.0
CLK_HF2
PERI_DIV_8_CTL register, INT8_DIV
bit
Clock enable multiplexing
Clock divider
16.0
PERI_DIV_16_CTL register,
INT16_DIV bit
Clock divider
24.5
PERI_DIV_24_5_CTL register,
FRAC5_DIV bit & INT24_DIV bit
PERI_CLOCK_CTL register,
TYPE_SEL bit & DEV_SEL bit
3 dividers
4 dividers
7 dividers
124 multiplexers
Clock
generation
Figure 7
Block diagram for the peripheral clock divider #1
shows the distribution of the CLK_HF3, CLK_HF4, CLK_HF5, CLK_HF6, CLK_HF7, CLK_HF8, CLK_HF9,
CLK_HF10, CLK_HF11, and CLK_HF12. For details on these functions in
CLK_HF4
Ethernet
CLK_HF5
AUDIOSS
CLK_HF8
CLK_HF3
Event generator
SMIF
CLK_HF6
CLK_HF7
CLK_HF9
CLK_HF10
VIDEOSS
CLK_HF11
CLK_HF12
Figure 8
Block diagram for the CLK_HFx (x = 3 to 12)
The CLK_HF13 is dedicated to the CSV. See the
Clock divider8.0
Divides a clock by 8
Clock divider16.0
Divides a clock by 16
Clock divider24.5
Divides a clock by 24.5
Clock enable multiplexing
Enables the signal output from the clock divider
Clock generator
Divides the CLK_PERI based on the clock divider