Application Note
26 of 80
002-26071 Rev. *B
2021-09-07
Clock configuration setup in TRAVEO™ T2G family CYT4D series MCUs
Configuration of the FLL and PLL
4
Configuration of the FLL and PLL
This section describes the configuring of the FLL and PLL in the clock system.
4.1
Setting FLL
4.1.1
Operation overview
The FLL must be set before using it. The FLL has a current-controlled oscillator (CCO); the output frequency of
this CCO is controlled by adjusting the trim of the CCO.
shows the steps to configure the FLL.
Start
End(Success)
Yes
Wait until CCO is available?
Wait until FLL is locked?
No
FLL configuration
Enable CCO
Enable FLL
No
Based on the specification of the application,
configure FLL to each register.
No
FLL already enabled?
Yes
End(No Change)
TIMEOUT?
Yes
No
FLL disabled
End(Timeout)
TIMEOUT?
Yes
No
Yes
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
Figure 12
Procedure for setting the FLL
For details of FLL and FLL setting registers, see the