47
©2018 Integrated Device Technology, Inc.
August 30, 2018
VersaClock
®
6E Family Register Descriptions and Programming Guide
Table 92. RAM5 – 0x58: Output Divider 4 Step Spread Configuration Register
Bits
Default Value
Name
Function
D7
0
OD4_step[23:16]
24 bits used for modulation step size in register x56 x57 and x58.
D6
0
D5
0
D4
0
D3
0
D2
0
D1
0
D0
0
Table 93. RAM5 – 0x59: Output Divider 4 Spread Modulation Rate Configuring Register
Bits
Default Value
Name
Function
D7
0
OD4_period[12:5]
13 bits used to configure spread modulation period in register x59 and x5A.
D6
0
D5
0
D4
0
D3
0
D2
0
D1
0
D0
0
Table 94. RAM5 – 0x5A: Output Divider 4 Spread Modulation Rate Configuring Register
Bits
Default Value
Name
Function
D7
0
OD4_period[4:0]
13 bits used to configure spread modulation period in register x59 and x5A.
D6
0
D5
0
D4
0
D3
0
D2
0
unused bits
Unused Factory reserved bit.
D1
0
unused bits
Unused Factory reserved bit.
D0
0
unused bits
Unused Factory reserved bit.