Model 8340A - Service
O,Rl:
(channel O, subchannel 1). The data programs DAC Ull, whose
output goes to UlO. If the input is all zeros, the output of UlO
is zero volts. The 1.5 mA into the summing node must then come
entirely.from the discriminator (sweep ramp =O). 1.5 mA out of
the discriminator corresponds to 0.3 MHz into the discriminator.
To pretune the input frequency to 200 kHz, a binary word
representing decimal 1000 is programmed into the the DAC Ull.
This results in +6.84V at TPl and a corresponding current into
the summing node, through R41 and R42, of 0.5mA. Adding 0.5mA to
the summing node causes the discriminator output current to equal
1.5-0.5 or 1.0 mA which corresponds to a discriminator input
frequency of 0.2MHz. R41 (0.2 MHz Adjust) is used to adjust the
VCO frequency to 100 MHz and thus the discriminator input
frequency to 0.2 MHz (100 MHz/500). R41 (0.2 MHz Adjust) and R9
(0.3 MHz Adjust) function as slope and offset adjustments to
calibrate the discriminator system to exactly 5mA/MHz.
DELTA F SWEEP ATTENUATOR
E
The 0 to 10 volt A58 20-30 sweep Generator sweep ramp (Pl-1) is
selected and attenuated depending upon the state of Ul2 pin 15
and Ul2 pin 2 (the latched outputs for data lines IOBlO and
IOBll). The state of each switch of Ul and U2 is shown in a table
on the schematic diagram (Figure 8C-35) for any combination of
HIGHS and LOWS on these latched control lines. Switch UlA when
closed passes the O to 10 volt ramp un-attenuated to the summing
junction in SUMMING AMPLIFIER (Block
F).
Switch UlB and switch
UlC are used for cancellation of the ON resistance of switch UlA.
Cancellation is achieved by scaling the sweep ramp with R29 and
switch UlC and then feeding it to the summing junction through
R30 and UlB. When switch UlD is closed the sweep ramp is routed
through R26 and R25 which results in one tenth of the current
being summed in due to the ramp than in the previous case with
UlA being closed. Refer to Figure 8C-34 for the simplified SWEEP
ATTENUATOR circuit diagram.
U2 switch A and B route the sweep ramp directly to the OUTPUT
CURRENT SOURCE ( Block
G)
which directly tunes the PLL2 VCO. This
"feed forward" path helps compensate for the rather slow response
of the discriminator loop. U2 switches C and D perform logic
functions. See the table on the schematic diagram for details.
SUMMING AMPLIFIER
F
U3 is configured as a non-inverting integrator. The voltage at
the input to the integrator (junction of R43, R50 in CURRENT
SOURCE Block
B
and R40 in PRETUNE Block
D,
etc.) is forced to
zero volts by the discriminator feedback through R50. With zero
volts at the input, R40 will sink l.5mA. Since no current is
flowing into the integrator, the following condition applies:
8-264
Scans by HB9HCA and HB9FSX
Содержание 8340A
Страница 1: ...Scans by HB9HCA and HB9FSX ...
Страница 113: ...Scans by HB9HCA and HB9FSX ...
Страница 187: ...Scans by HB9HCA and HB9FSX ...
Страница 198: ...Scans by HB9HCA and HB9FSX ...
Страница 269: ...Scans by HB9HCA and HB9FSX ...
Страница 296: ...Scans by HB9HCA and HB9FSX ...
Страница 320: ...Scans by HB9HCA and HB9FSX ...
Страница 321: ...Scans by HB9HCA and HB9FSX ...
Страница 322: ...Scans by HB9HCA and HB9FSX ...
Страница 323: ...Scans by HB9HCA and HB9FSX ...
Страница 324: ...Scans by HB9HCA and HB9FSX ...
Страница 325: ...Scans by HB9HCA and HB9FSX ...
Страница 326: ...Scans by HB9HCA and HB9FSX ...