4.30 Functional Strap Definitions –Table 4
Name
Usage
When
Sampled
Comment
GNT1# /
GPIO51
Boot BIOS
Strap bit [1]
BBS[1]
Rising edge of
PWROK
This Signal has a weak internal pull-up.
Note: the internal pull-up is disabled after PCIRST# de-
asserts.
This field determines the destination of accesses to the BIOS
memory range. Also controllable via Boot BIOS Destination
bit (Chipset Config Registers:Offset 3410h:bit 11). This strap
is used in conjunction with Boot BIOS Destination Selection 0
strap.
Bit11 Bit 10 Boot BIOS
Destination
0 1 Reserved
1 0 PCI
1 1 SPI
0 0 LPC
NOTE:
If option 00 LPC is selected BIOS may still be placed
on LPC, but all platforms with Ibex Peak require SPI flash
connected directly to the Ibex Peak's SPI bus with a valid
descriptor in order to boot.
NOTE:
Booting to PCI is intended for debut/testing only.
Boot BIOS Destination Select to LPC/PCI by functional strap
or via Boot BIOS Destination Bit will not affect SPI accesses
initiated by Intel Management Engine or Integrated GbE LAN.