TAN-042
Designing the XRT71D00 and the XRT73L00 Devices to
operate in the Host Mode, and to be accessed via a single Chip
Select pin.
Preliminary
July 19, 2001
Revision 1.03
40
The Command Register Format for the XRT71D00 device is presented below in Figure
B1.
Register
Bit-Format
Addr. Command
Register
Type D6
D5 D4
D3 D2 D1
D0
Channel 0 Registers
0x06 CR6 R/W
STS-1 0 E3/DS3*
DJA BWS
CLKES
FSS
0x07
CR7
R/O Reserved Reserved Reserved Reserved Reserved Reserved FL
Channel 1 Registers
0x0E CR14 R/W
STS-1 0 E3/DS3*
DJA
BWS CLKES
FSS
0x0F
CR15
R/W Reserved Reserved Reserved Reserved Reserved Reserved FL
Channel 2 Registers
0x16 CR22 R/W
STS-1 0 E3/DS3* DJA BWS CLKES
FSS
0x17
CR23
R/W Reserved Reserved Reserved Reserved Reserved Reserved FL
Figure B1, The Bit Format of the Command Registers, within the XRT71D00
Device.
A brief description/definition of each of these bit-fields are presented below.
Command Register CR6 (CR14 or CR22)
Bit D0 – FSS (FIFO Size Select)
This “Read/Write” bit-field permits the user to configure the XRT71D00 device to
operate with either a 16-bit or 32-bit FIFO depth.
Setting this bit-field to “0” configures the Jitter Attenuator IC to operate with a FIFO
Depth of 16-bits. Conversely, setting this bit-field to “1” configures the Jitter Attenuator
IC to operate with a FIFO Depth of 32-bits.