Page 60
Epson Research and Development
Vancouver Design Center
S1D13503
Hardware Functional Specification
X18A-A-001-08
Issue Date: 01/01/29
Figure 36: 16-Bit Dual Color Panel Timing with External Circuit
LP : 240 PULSES
LP
XSCL
Pixel D ata
LINE1/241
YD
LP
UD2
UD1
UD0
UD3
XSCL: 240 CLOCKS
1-R1
1-B3
1-G1
1-B2
1-B1
1-R3
1-R2
1-G3
UD6
UD5
UD4
UD7
LD3
LD2
LD1
LD0
241-R1
LD6
LD5
LD4
LD7
1-G2
1-B2
1-R3
1-G3
UD3
UD2
UD1
UD0
LD3
LD2
LD1
LD0
1
6
-B
IT
PAN
EL
IN
PU
T
S
1-R1
1-G1
1-B1
1-R2
1-G638
1-B638
1-R639
1-G639
241-
B639
1-B639
1-R640
1-G640
1-B640
241-R1
241-G638
1-B 639
1-R640
1-G640
1-B640
241-
B639
1-G2
1-R4
1-G4
1-B4
1-G638
1-B638
1-R639
1-G639
241-G2
241-B3
241-G1 241-B2
241-R4
241-B1 241-R3
241-B4
241-R 2 241-G3
241-B4
241-
G638
241-
R640
241-
B638
241-
G640
241-
R639
241-
B640
241-
G639
241-G1
241-B1
241-R2
241-G2
241-B2
241-R3
241-G3
241-B638
241-R639
241-G639
241-
R640
241-
G640
241-
B640
LINE2/242
LINE3/243
LINE4/244
LINE239/479 LINE240/480
LINE1/241
LINE2/242
S1D
135
03 O
U
T
P
UT
S
Example timing for a 640x480 panel
LP: 2 PULSES
WF
WF
electronic components distributor