Epson Research and Development
Page 59
Vancouver Design Center
Hardware Functional Specification
S1D13503
Issue Date: 01/01/29
X18A-A-001-08
Figure 35: 16-Bit Single Color Panel Timing with External Circuit
LP : 480 PULSES
LP
XSCL
Pixel D ata
LINE1
LINE2
LINE3
LINE4
LINE479
LINE480
YD
LINE1
LINE2
LP
UD2
UD1
UD0
UD3
XSCL: 120 CLOCKS
1-R1
1-B3
1-B1
1-G4
1-G2
1-R5
1-R3
1-B5
UD6
UD5
UD4
UD7
LD3
LD2
LD1
LD0
1-G1
1-R4
1-R2
1-B4
1-B2
1-G5
1-G3
1-R6
LD6
LD5
LD4
LD7
1-B3
1-G4
1-R5
1-B5
UD3
UD2
UD1
UD0
1-R4
1-B4
1-G5
1-R6
LD3
LD2
LD1
LD0
1
6
-B
IT
P
A
N
E
L IN
PU
T
S
1-R1
1-B1
1-G2
1-R3
1-B635
1-G636
1-R637
1-B637
1-B638
1-G639
1-R640
1-B640
1-G638
1-R639
1-B639
1-G640
1-G1
1-R2
1-B2
1-G3
1-R636
1-B636
1-G637
1-R638
1-G638
1-R639
1-B 639
1-G640
1-B638
1-G639
1-R640
1-B640
1-R636
1-B636
1-G637
1-R638
1-B635
1-G636
1-R637
1-B637
S1D
135
03 O
U
T
P
UT
S
Example timing for a 640x480 panel
LP: 4 PULSES
WF
WF
electronic components distributor