Epson Research and Development
Page 49
Vancouver Design Center
Hardware Functional Specification
S1D13503
Issue Date: 01/01/29
X18A-A-001-08
Table 7-15: LCD Interface Timing - 16-Bit Single/Dual Color Panels
Where t
OSC
= 1/f
OSC
= input (pixel) clock period,
where HT = (number of horizontal panel pixels) * t
OSC
,
where HNDP = horizontal non-display period in units of t
OSC
(see Section 9.3 on page 84 for details).
** 5V operation, for 3.0V and 3.3V operation T11 will be 1.5t
OSC
- 24.
Symbol
Parameter
Min
Typ
Max
Units
t1
LP period (single panel mode)
HT + HNDP - 10
ns
t1
LP period (dual panel mode)
2(HT + HNDP) - 10
ns
t2
YD hold from LP falling edge
13t
OSC
- 10
ns
t3
LP pulse width
5t
OSC
- 5
ns
t4
WF delay from LP falling edge
0
20
ns
t5
LP setup to XSCL falling edge
22t
OSC
- 5
ns
t6
XSCL falling edge to LP falling edge
(single panel mode)
20t
OSC
- 5
ns
t6
XSCL falling edge to LP falling edge
(dual panel mode)
52t
OSC
- 5
ns
t7
LP falling edge to XSCL falling edge
17t
OSC
- 5
ns
t8
XSCL period
5t
OSC
- 5
ns
t9
XSCL high width
2t
OSC
- 5
ns
t10
XSCL low width
3t
OSC
- 10
ns
t11
UD/LD setup to XSCL falling edge
1.5t
OSC
- 10**
ns
t12
UD/LD hold from XSCL falling edge
t
OSC
- 5
ns
t13
LP falling edge to XSCL rising edge
15t
OSC
- 10
ns
t14
UD/LD setup to XSCL rising edge
1.5t
OSC
- 10
ns
t15
UD/LD hold from XSCL rising edge
0.5t
OSC
- 5
ns
electronic components distributor