Epson Research and Development
Page 37
Vancouver Design Center
Hardware Functional Specification
S1D13503
Issue Date: 01/01/29
X18A-A-001-08
7.2 Clock Input Requirements
Figure 18: Clock Input Requirements
Table 7-9: Clock Input Requirements
Symbol
Parameter
Min
Typ
Max
Units
T
OSC
Input Clock Period (CLKI)
40
ns
t
PWH
Input Clock Pulse Width High (CLKI)
40%
60%
T
OSC
t
PWL
Input Clock Pulse Width Low (CLKI)
40%
60%
T
OSC
t
f
Input Clock Fall Time (10% - 90%)
5
ns
t
r
Input Clock Rise Time (10% - 90%)
5
ns
t
PWL
t
PWH
t
f
Clock Input Waveform
t
r
T
OSC
V
IH
V
IL
10%
90%
electronic components distributor