Page 42
Epson Research and Development
Vancouver Design Center
S1D13503
Hardware Functional Specification
X18A-A-001-08
Issue Date: 01/01/29
Table 7-12: LCD Interface Timing - 4-Bit Single and 8-Bit Single/Dual Monochrome Panel
4-Bit Single
8-Bit Single/Dual
Symbol
Parameter
Min
Max
Min
Max Units
t1
LP period (single panel mode)
HT + HNDP -
10
HT + HNDP -
10
ns
t1
LP period (dual panel mode)
n/a
2(HT + HNDP) -
10
ns
t2
YD hold from LP falling edge (AUX[01] bit 5 = 0)
8t
OSC
- 10
8t
OSC
- 10
ns
t2
YD hold from LP falling edge (AUX[01] bit 5 = 1)
13t
OSC
- 10
13t
OSC
- 10
ns
t3
LP pulse width (AUX[01] bit 5 = 0)
6t
OSC
- 5
6t
OSC
- 5
ns
t3
LP pulse width (AUX[01] bit 5 = 1)
5t
OSC
- 5
5t
OSC
- 5
ns
t4
WF delay from LP falling edge
0
20
0
20
ns
t5
LP setup to XSCL falling edge (AUX[01] bit 5 = 0 and
AUX[03]
bit 2 = 0)
n/a
2t
OSC
- 5
ns
t6a
LP hold from XSCL falling edge (AUX[01] bit 5 = 0 and
AUX[03] bit 2 = 0)
2t
OSC
- 5
4t
OSC
- 5
ns
t6a
LP hold from XSCL falling edge (AUX[01] bit 5 = 0 and
AUX[03] bit 2 = 1)
t
OSC
- 5
2t
OSC
- 5
ns
t6b
XSCL falling edge to LP falling edge - single panel mode
(AUX[01] bit 5 = 1 and AUX[03] bit 2 = 0)
13t
OSC
- 5
15t
OSC
- 5
ns
t6b
XSCL falling edge to LP falling edge - single panel mode
(AUX[01] bit 5 = 1 and AUX[03] bit 2 = 1)
12t
OSC
- 5
13t
OSC
- 5
ns
t6c
XSCL falling edge to LP falling edge - dual panel mode
(AUX[01] bit 5 = 1 and AUX[03] bit 2 = 0)
n/a
31t
OSC
- 5
ns
t6c
XSCL falling edge to LP falling edge - dual panel mode
(AUX[01] bit 5 = 1 and AUX[03] bit 2 = 1)
n/a
29t
OSC
- 5
ns
t7a
LP falling edge to XSCL falling edge (AUX[01] bit 5 = 0 and
AUX[03] bit 2 = 0)
2t
OSC
- 5
4t
OSC
- 5
ns
t7a
LP falling edge to XSCL falling edge (AUX[01] bit 5 = 0 and
AUX[03] bit 2 = 1)
t
OSC
- 5
2t
OSC
- 5
ns
t7b
LP falling edge to XSCL falling edge (AUX[01] bit 5 = 1
and AUX[03] bit 2 = 0)
7t
OSC
- 5
9t
OSC
- 5
ns
t7b
LP falling edge to XSCL falling edge (AUX[01] bit 5 = 1
and AUX[03] bit 2 = 1)
6t
OSC
- 5
7t
OSC
- 5
ns
t8
XSCL period (AUX[03] bit 2 = 0)
4t
OSC
- 5
8t
OSC
- 5
ns
t8
XSCL period (AUX[03] bit 2 = 1)
2t
OSC
- 5
4t
OSC
- 5
ns
t9
XSCL high width (AUX[03] bit 2 = 0)
2t
OSC
- 5
4t
OSC
- 5
ns
t9
XSCL high width (AUX[03] bit 2 = 1)
t
OSC
- 5
2t
OSC
- 5
ns
t10
XSCL low width (AUX[03] bit 2 = 0)
2t
OSC
- 10
4t
OSC
- 10
ns
t10
XSCL low width (AUX[03] bit 2 = 1)
t
OSC
- 10
2t
OSC
- 10
ns
t11
UD[3:0], LD[3:0] setup to XSCL falling edge (AUX[03] bit 2
= 0)
2t
OSC
- 10**
4t
OSC
- 10**
ns
electronic components distributor