Page 18
Epson Research and Development
Vancouver Design Center
S1D13503
S5U13503B00C Rev. 1.0 Evaluation Board User Manual
X18A-G-007-05
Issue Date: 01/01/30
Appendix B S5U13503B00C Rev. 1.0 Schematic Diagrams
Figure 1: S5U13503B00C Rev. 1.0 Schematic Diagram (1 of 7)
Date:
De
cember 13, 1996
Sheet
1
o
f
7
Size
D
ocument Number
R
EV
B
1
3503-1.sch
1.0
Title
S5U13503B00C SMD ISA-
BUS EVALUATION BOARD
S-MOS SYSTEMS INC.
SD[0..15]
LD[0..3]
SD0
SD1
SD2
SD3
SD4
SD5
SD6
SD7
SD8
SD9
SD10
SD11
SD12
SD13
SD14
SD15
LD0
LD1
LD2
LD[0..3]
SA0
SA1
SA2
SA3
SA4
SA5
SA6
SA7
SA8
SA9
SA10
SA11
SA12
SA13
SA14
SA15
SA17
SA18
SA19
AB0
12
AB1
13
AB2
14
AB3
15
AB4
16
AB5
17
AB6
18
AB7
19
AB8
20
AB9
21
AB10
22
AB11
23
AB12
24
AB13
25
AB14
26
AB15
27
AB17
29
AB19
31
IOCS#
84
IOW#
85
IOR#
86
MEMCS#
87
MEMW#
88
MEMR#
89
OSC1
92
OSC2
93
RESET
32
DB0
94
DB1
95
DB2
96
DB3
97
DB4
98
DB5
99
DB6
100
DB7
1
DB8
4
DB9
5
DB10
6
DB11
7
DB12
8
DB13
9
DB14
10
DB15
11
LD0
77
LD1
76
LD2
75
LD3
74
UD0
73
UD1
72
UD2
71
UD3
70
WF/XSCL2
80
LP
79
YD
78
XSCL
81
VA1
34
VA2
35
VA3
36
VA4
37
VA5
38
VA6
39
VA7
40
VA8
41
VA9
42
VA12
63
VA13
64
VA14
65
VA15
66
VD0
44
VD1
45
VD2
46
VD3
47
VD4
48
VD5
49
VD6
50
VD7
51
VD8
54
VD9
55
VD10
56
VD11
57
VD12
58
VD13
59
VD14
60
VD15
61
VWE#
67
VOE#
83
VCS0#
68
VCS1#
69
VA11
62
LCDENB
82
VA0
33
VA10
43
AB16
28
AB18
30
BHE#
91
READY
90
VSS
52
VSS
2
VDD
53
VDD
3
U1
S1D13503
NEW-SA16
SA[0..19]
OSC1
OSC2
/SB
HE
/IO
CS
/IOW
/IOR
/MEMCS
RES
ET
/SMEMW
/SMEMR
NEW-SA16
OSC1
OSC2
/SBHE
/IOCS
/IOW
/IOR
/MEMCS
RESET
/SMEMW
/SMEMR
LD3
UD0
UD1
UD2
UD3
LP
YD
XSCL
LCDENB
VA0
VA1
VA2
VA3
VA4
VA5
VA6
VA7
VA8
VA9
VA10
VA11
VA12
VA13
WF/XSCL2
UD[0..3]
LP
YD
XSCL
LCDENB
WF/XSCL2
UD[0..3]
IOCHRDY
VA[0..15]
VD[0..15]
/VWE
/VOE
/VCS0
/VCS1
VA14
VA15
VD0
VD1
VD2
VD3
VD4
VD5
VD6
VD7
VD8
VD9
VD10
VD11
VD12
VD13
VD14
VD15
/VWE
/VOE
/VCS0
/VCS1
IOCHRDY
+5V
+12V
+12V
+5V
VSS
+5V
GND
R1
0
electronic components distributor