Epson Research and Development
Page 51
Vancouver Design Center
Hardware Functional Specification
S1D13503
Issue Date: 01/01/29
X18A-A-001-08
Table 7-16: LCD Interface Timing - 8-Bit Single Color Panels Format 1
Where t
OSC
= 1/f
OSC
= input (pixel) clock period,
where HT = (number of horizontal panel pixels) * t
OSC
,
where HNDP = horizontal non-display period in units of t
OSC
(see Section 9.3 on page 84 for details).
** 5V operation, for 3.0V and 3.3V operation T12 will be 1.5t
OSC
- 24.
Symbol
Parameter
Min
Typ
Max
Units
t1
LP period
HT + HNDP - 10
ns
t2
YD hold from LP falling edge
13t
OSC
- 10
ns
t3
LP pulse width
5t
OSC
- 5
ns
t6a
LP setup to XSCL falling edge
22t
OSC
- 5
ns
t6b
LP setup to XSCL2 falling edge
19.5t
OSC
- 5
ns
t7a
XSCL falling edge to LP falling edge
20t
OSC
- 5
ns
t7b
XSCL2 falling edge to LP falling edge
23.5t
OSC
- 5
ns
t8a
LP falling edge to XSCL falling edge
17t
OSC
- 5
ns
t8b
LP falling edge to XSCL2 falling edge
14.5t
OSC
- 5
ns
t9a
XSCL period
4t
OSC
- 5
ns
t9b
XSCL2 period
4t
OSC
- 5
ns
t10a
XSCL high width
t
OSC
- 5
ns
t10b
XSCL2 high width
t
OSC
- 5
ns
t11a
XSCL low width
3t
OSC
- 10
ns
t11b
XSCL2 low width
3t
OSC
- 10
ns
t12a
UD/LD setup to XSCL falling edge
1.5t
OSC
- 10**
ns
t12b
UD/LD setup to XSCL2 falling edge
1.5t
OSC
- 10**
ns
t13a
UD/LD hold from XSCL falling edge
t
OSC
- 5
ns
t13b
UD/LD hold from XSCL2 falling edge
t
OSC
- 5
ns
t14a
LP falling edge to XSCL rising edge
16t
OSC
- 10
ns
t14b
LP falling edge to XSCL2 rising edge
13.5t
OSC
- 10
ns
electronic components distributor