DM9000
ISA to Ethernet MAC Controller with Integrated 10/100 PHY
52
Final
Version: DM9000-DS-F02
June 26, 2002
13. APPENDIX:
1. Data Sheet Changed Errata List
Items
Data & Ver.
Page
Content
1
05/02/2001 P01
DM9000 Data Sheet Start
2
06/14/2001 P01
Page 1
Modify Block Diagram
3
06/22/2001 P01
Page 14
Check TableA-1-A &A-1-B
4
12/05/2001 P02
Page 7
Check TableA-2-A &A-2-B
5
12/05/2001 P02
Page 11
Check TableA-3-A &A-2-B
6
12/05/2001 P02
Page 38
Check TableA-4-A &A-4-B
Before Modification
4
BKPM
0,RW
Back pressure mode. This mode is for half duplex mode only. Generate a jam
pattern when a packet’s DA match and RX SRAM over BPHW
3
BKPA
0,RW
Back pressure mode. This mode is for half duplex mode only. Generate a jam
pattern when any packet coming and RX SRAM over BPHW
Table A-1-A
After Modification
4
BKPA
0,RW
Back pressure mode. This mode is for half duplex mode only. Generate a jam
pattern when any packet coming and RX SRAM over BPHW
3
BKPM
0,RW
Back pressure mode. This mode is for half duplex mode only. Generate a jam
pattern when a packet’s DA match and RX SRAM over BPHW
Table A-1-B
Before Modification
16,17,18,
19
TEST1~TEST4
I
Operation Mode
Test1,2,3,4=(1,1,0,0) : the processor interface is ISA compatible
Test1,2,3,4=(1,1,0,1) : the processor interface is for general processor
Table A-2-A
After Modification
16,17,18,
19
TEST1~TEST4
I
Operation Mode
Test1,2,3,4=(1,1,0,0) in normal application
Table A-2-B
Before Modification
Bit
Name
Default
Description
2:1
LBK
00,RW
Loopback mode
Bit 2 1
0 0 normal
0 1 MAC internal loopback
1 0 internal PHY digital loopback
1 1 internal PHY analog loopback
Table A-3-A