DM9000
ISA to Ethernet MAC Controller with Integrated 10/100 PHY
40
Final
Version: DM9000-DS-F02
June 26, 2002
Note
:
:
:
:
1. The IO16 is valid when the SD bus width is 16-bit or
32-bit, and the system address is data port (i.e.
CMD is high) and the value of address port is
memory data register index.
(
ex. F0H, F2H, F6H or
F8H
)
2. The IO32 is valid when the SD bus width is 32-bit,
the system address is data port (i.e. CMD is high)
and the value of address port is memory data
register index
(
ex. F0H, F2H, F6H or F8H
)
10.4.4 Processor Register Write Timing
Symbol
Parameter
Min.
Typ.
Max.
Unit
T
1
System Address Valid to IOW Valid
5
ns
T
2
IOW Width
22
ns
T
3
SD Setup Time
22
ns
T
4
SD Hold Time
5
ns
T
5
IOW Invalid to System Address Invalid
5
ns
T
6
IOW Invalid to Next IOW validaccess DM9000
)
84
ns
T
7
System Address Valid to IO16, IO32 Valid
5
ns
T
8
System Address Invalid to IO16, IO32 Invalid
5
ns
Note
:
:
:
:
1. The IO16 is valid when the SD bus width is 16-bit or
32-bit and system address is data port (i.e. CMD is
high) and the value of address port is memory data
register index (ex. F0H, F2H, F6H or F8H
)
2. The IO32 is valid when the SD bus width is 32-bit
and system address is data port (i.e. CMD is high)
and the value of address port is memory data
register index (ex. F0H, F2H, F6H or F8H)
T1
T4
AEN,SA
→
→
→
←
T6
←
←
IOW
T2
→
∫∫
←
SD
→
←
T3
T8
T7
→
→
←
←
IO16,IO32
←
→
T5
Note1.2
,CMD