DM9000
ISA to Ethernet MAC Controller with Integrated 10/100 PHY
Final
5
Version: DM9000-DS-F02
June 26, 2002
4. Pin Configuration
4.1 Pin Configuration I: with MII Interface
11
DM9000
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
76
TXD
1
1
2
3
4
5
6
7
8
9
10
12
13
14
15
16
17
18
19
20
21
22
23
24
25
BGRES
DGND
NC
LINK_O
WAKEUP
PW_RST#
DGND
SD12
IO
R#
77
78
79
80
81
82
83
84
85
SD15
SD14
SD13
SD8
SD11
SD10
SD9
SA4
DVDD
IO16
CMD
SA8
SA5
SA6
SA7
SA9
DGND
INT
IO
W#
AEN
IO
WAIT
DVDD
SD0
SD1
SD2
SD3
SD4
SD5
SD6
SD7
RST
DG
ND
TEST1
TEST2
TEST3
TEST4
DVDD
X
2_25M
X
1_25M
DG
ND
SD
AG
ND
AVDD
AVDD
RXI+
RXI-
AGND
AGND
TXO+
TXO-
AVDD
DVDD
LINK_I
RXD0
RXD1
RXD2
RXD3
DGND
CRS
COL
RX_DV
RX_ER
RX_CLK
TEST5
TX_CLK
TXD0
TXD
2
TXD
3
TX_EN
DVDD
MD
IO
MD
C
DG
ND
C
LK
20M
O
SPEED#
DUP#
LI
NKACT#
DG
ND
EEDI
EEDO
EECK
EECS
GP
IO
0
GP
IO
1
GP
IO
2
GP
IO
3
DVDD
DVDD
NC
NC