DM9000
ISA to Ethernet MAC Controller with Integrated 10/100 PHY
22
Final
Version: DM9000-DS-F02
June 26, 2002
RESERVED
10
20-21
RESERVED
11
22-23
8. MII Register Description
AD
D
Name
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
00 CONTROL Reset
Loop
back
Speed
Select
Auto-N
Enable
Power
Down
Isolate
Restart
Auto-N
Full
Duplex
Coll.
Test
Reserved
01
STATUS
T4
Cap.
TX FDX
Cap.
TX HDX
Cap.
10 FDX
Cap.
10 HDX
Cap.
Reserved
Pream.
Supr.
Auto-N
Compl.
Remote
Fault
Auto-N
Cap.
Link
Status
Jabber
Detect
Extd
Cap.
02
PHYID1
0
0
0
0
0
0
0
1
1
0
0
0
0
0
0
0
03
PHYID2
1
0
1
1
1
0
Model No.
Version No.
04 Auto-Neg.
Advertise
Next
Page
FLP Rcv
Ack
Remote
Fault
Reserved
FC
Adv
T4
Adv
TX FDX
Adv
TX HDX
Adv
10 FDX
Adv
10 HDX
Adv
Advertised Protocol Selector Field
05
Link Part.
Ability
LP
Next
Page
LP
Ack
LP
RF
Reserved
LP
FC
LP
T4
LP
TX FDX
LP
TX HDX
LP
10 FDX
LP
10 HDX
Link Partner Protocol Selector Field
06 Auto-Neg.
Expansion
Reserved
Pardet
Fault
LP Next
Pg Able
Next Pg
Able
New Pg
Rcv
LP
AutoN
Cap.
16 Specified
Config.
BP
4B5B
BP
SCR
BP
ALIGN
BP_AD
POK
Rsvd
TX
Rsvd
Rsvd
Force
100LNK
Reserved
RPDCTR
-EN
Reset
St. Mch
Pream.
Supr.
Sleep
mode
Remote
LoopOut
17 Specified
Conf/Stat
100
FDX
100
HDX
10
FDX
10 HDX
Reserved
PHY ADDR [4:0]
Auto-N. Monitor Bit [3:0]
18
10T
Conf/Stat
Rsvd
LP
Enable
HBE
Enable
SQUE
Enable
JAB
Enable
10T
Serial
Reserved
Polarity
Reverse
Key to Default
In the register description that follows, the default
column takes the form:
<Reset Value>, <Access Type> / <Attribute(s)>
Where
:
<Reset Value>:
1
Bit set to logic one
0
Bit set to logic zero
X
No default value
(PIN#)
Value latched from pin # at reset
<Access Type>:
RO = Read Only
RW = Read/Write
<Attribute (s)>:
SC = Self Clearing
P = Value Permanently Set
LL = Latching Low
LH = Latching High