DM9000
ISA to Ethernet MAC Controller with Integrated 10/100 PHY
20
Final
Version: DM9000-DS-F02
June 26, 2002
6.30 Memory data write command with address increment Register (F8H)
Bit
Name
Default
Description
7:0
MWCMD
X,WO
Write Data to TX SRAM
After the write of this command, the write pointer is increased by 1,2, or 4, depends
on the operator mode. (8-bit, 16-bit,32-bit respectively)
6.31 Memory data write_address Register (FAH~FBH)
Bit
Name
Default
Description
7:0
MDRAH
00H,R/W
Memory Data Write_ address High Byte
7:0
MDRAL
00H,R/W
Memory Data Write_ address Low Byte
6.32 TX Packet Length Register (FCH~FDH)
Bit
Name
Default
Description
7:0
TXPLH
X,R/W
TX Packet Length High byte
7:0
TXPLL
X,,R/W
TX Packet Length Low byte
6.33 Interrupt Status Register (FEH)
Bit
Name
Default
Description
7:6
IOMODE
0, RO
Bit 7 Bit 6
0 0 16-bit mode
0 1 32-bit mode
1 0 8-bit mode
1 1 Reserved
5~4
RESERVED
0,RO
Reserved
3
ROOS
0,RW/C1
Receive Overflow Counter Overflow Latch
2
ROS
0,RW/C1
Rx Overflow Latch
1
PTS
0,RW/C1
Packet Transmitted Latch
0
PRS
0,RW/C1
Packet Received Latch
6.34 Interrupt Mask Register (FFH)
Bit
Name
Default
Description
7
PAR
0,RW
Enable the SRAM read/write pointer to automatically return to the start address
when pointer addresses are over the SRAM size. Driver needs to set. When driver
sets this bit, REG_F5 will set to 0Ch automatically
6~4
RESERVED
0,RO
Reserved
3
ROOM
0,RW
Enable Receive Overflow Counter Overflow Latch
2
ROM
0,RW
Enable RX Overflow Latch
1
PTM
0,RW
Enable Packet Transmitted Latch
0
PRM
0,RW
Enable Packet Received Latch