Document Number: 002-00833 Rev. *L
Page 68 of 74
S29VS256R
S29VS128R
S29XS256R
S29XS128R
Figure 27. Synchronous Read Wrapped Burst Address Low Only - AADM Interface
Figure 28. Synchronous Read Continuous Burst - AADM Interface
AH
AL
AL
t
RACC
t
RACC
t
RACC
t
CEZ
t
RACC
t
RACC
t
RACC
t
RACC
t
CR
t
OEZ
t
BDH
t
BACC
t
OE
t
OEZ
t
BDH
t
BACC
t
OE
t
ACH
t
ACS
t
AVDH
t
AVDS
t
AVDH
t
AVDP
t
AVDS
t
CES
t
IA
OE# enables data output only after the Address-Low cycle in which AVD# is Low and OE# is High.
OE# is ignored after OE# returns high between accesses until the next Address-Low is received.
OE# low with AVD# low signals the presence of Address-High.
The Address-High cycle is optional. When the high part of address does
not change only the Address-Low cycle is needed.
Address-Low only cycle
CLK
CE#
AVD#
OE#
WE#
A/DQ15 - A/DQ0
RDY(with data)
RDY(before data)
tRACC
tRACC
tRACC
tCEZ
tRACC
tRACC
tRACC
tCR
tOEZ
tBACC
tBDH
tBACC
tOE
tACH
tACS
tAVDH
tAVDS
tAVDH
tAVDP
tAVDS
tCES
tIA
tIA
In continuous burst, wait states equal to the internal access
time are inserted between the end of one cache line and the
start of the next cache line
CLK
CE#
AVD#
OE#
WE#
A/DQ15-A/DQ0
RDY(with data)
RDY(before data)