Document Number: 002-00833 Rev. *L
Page 53 of 74
S29VS256R
S29VS128R
S29XS256R
S29XS128R
Figure 17. Latency with Boundary Crossing
Notes:
1. RDY active with data (CR.8 = 1 in the Configuration Register).
2. RDY active one clock cycle before data (CR.8 = 0 in the Configuration Register).
3. Figure shows the device not crossing a bank in the process of performing an erase or program.
Figure 18. Latency with Boundary Crossing into Bank Performing Embedded Operation
Notes:
1. RDY active with data (CR.8 = 1 in the Configuration Register).
2. RDY active one clock cycle before data (CR.8 = 0 in the Configuration Register).
3. Figure shows the device crossing a bank in the process of performing an erase or program.
CLK
Address
(hex)
D124
D125
D126
D127
D128
D129
D130
(stays high)
AVD#
RDY
(Note 1)
Data
OE#,
CE#
(stays low)
Address boundary occurs every 128 words, beginning at address
00007Fh: (0000FFh, 00017Fh, etc.) Address 000000h is also a boundary crossing.
7C
7D
7E
7F
7F
80
81
82
83
latency
RDY
(Note 2)
latency
t
RACC
t
RACC
t
RACC
t
RACC
CLK
Address
(hex)
D124
D125
D126
D127
00h
(stays high)
AVD#
RDY
(Note 1)
Data
OE#,
CE#
(stays low)
Address boundary occurs every 128 words, beginning at address
00007Fh: (0000FFh, 00017Fh, etc.) Address 000000h is also a boundary crossing.
7C
7D
7E
7F
7F
80
81
82
83
RDY
(Note 2)
t
RACC
t
RACC
00h
00h
00h