CS4281 Programming Manual
DS308PRM1
187
Confidential Draft
3/7/00
GPPS
GP_INT input Primary Status. A general purpose input pin on the Primary Codec caused slot
12, GP_INT to set (
SLT12M.GP_INT
= 1). Writing
GPPS
= 0 clears the locally stored copy;
however, since the interrupt condition occurred in the Primary codec, the condition must be
removed through the Primary Codec (
ACCTL.TC
= 0) GPIO Pin Sticky register, Index 54h. See
Figure 52.
GP1D
GPIO1
output data. When
ASDIN2/GPIO1
is not ASDIN2 and is configured as an output
(
GP1OE
= 1), writes to this bit are presented on the
ASDIN2/GPIO1
pin.
GP3D
GPIO3
output data. When configured as an output (
GP3OE
= 1), writes to this bit are presented
on the
GPIO3
pin. Note that in backward-compatible sockets, this pin is a PCI power supply
pin.
VDNLT
Volume Down Load/Type. Function dependent on hardware volume control enable.
Hardware Volume Control Enabled (
SSCR.HVC
= 1)
0 - GPIO logic input reflects the pin status directly
1 - GPIO logic input is pulse from Down hardware volume control logic. When a hardware
volume change is generated from
VOLDN
, a pulse is sent to this GPIO input.
Hardware Volume Control Disabled (
SSCR.HVC
= 0)
0 - Enable
VOLDN
pin pullup
1 - Disable
VOLDN
pin pullup
VDNPO
Volume Down input Polarity.
0 - active low
1 - active high
VDNST
Volume Down input Sticky.
1 -
VOLDN
input pin is latched, for edge sensitive inputs, and presented on the
VNDS
bit. The
VDNS
bit is cleared by writing a 0 to
VDNS
.
0 -
VOLDN
input pin (after
VNDPO
) is presented on
VDNS
bit for level sensitive inputs.
VDNW
Volume Down Wake. When set,
VOLDN
can cause a wake-up event (asserts
PME#
).
VDNST
must be set sticky for this bit to be effective.
VUPLT
Volume Up Load/Type. Function dependent on hardware volume control enable.
Hardware Volume Control Enabled (
SSCR.HVC
= 1)
0 - GPIO logic input reflects the pin status directly
1 - GPIO logic input is pulse from Up hardware volume control logic. When a hardware
volume change is generated from
VOLUP
, a pulse is sent to this GPIO input.
Hardware Volume Control Disabled (
SSCR.HVC
= 0)
0 - Enable
VOLUP
pin pullup
1 - Disable
VOLUP
pin pullup
VUPPO
Volume Up input Polarity.
0 - active low
1 - active high
VUPST
Volume Up input Sticky.
1 -
VOLUP
input pin is latched, for edge sensitive inputs, and presented on the
VUPS
bit. The
VUPS
bit is cleared by writing a 0 to
VUPS
.
0 -
VOLUP
input pin (after
VUPPO
) is presented on
VUPS
bit for level sensitive inputs.
VUPW
Volume Up Wake-up. When set,
VOLUP
can cause a wake-up event (asserts
PME#
).
VUPST
must be set sticky for this bit to be effective.
D
ra
ft
Содержание CS4281
Страница 8: ...Confidential Draft 3 7 00 CS4281 Programming Manual 8 DS308PRM1 D r a f t...
Страница 12: ...Confidential Draft 3 7 00 CS4281 Programming Manual 12 DS308PRM1 D r a f t...
Страница 24: ...Confidential Draft 3 7 00 CS4281 Programming Manual 24 DS308PRM1 D r a f t...
Страница 34: ...Confidential Draft 3 7 00 CS4281 Programming Manual 34 DS308PRM1 D r a f t...
Страница 44: ...Confidential Draft 3 7 00 CS4281 Programming Manual 44 DS308PRM1 D r a f t...
Страница 114: ...Confidential Draft 3 7 00 CS4281 Programming Manual 114 DS308PRM1 D r a f t...
Страница 192: ...Confidential Draft 3 7 00 CS4281 Programming Manual 192 DS308PRM1 D r a f t...