Confidential Draft
3/7/00
CS4281 Programming Manual
212
DS308PRM1
ODSEN1
On-Demand Support Enable. When set, the AODSD1 register stores the On-Demand Slot bits
from
ASDIN
, slot 1. These bits support the variable-rate extension to the 2.1 AC ‘97 spec.
When clear, the AODSD1 register is forced clear, and all output slots with their valid bits set
(
ACOSV.SLT[11:3]
, transfer data every frame.
ODSEN2
On-Demand Support Enable. When set, the AODSD2 register stores the On-Demand Slot bits
from
ASDIN2
, slot 1. These bits support the variable-rate extension to the 2.1 AC ‘97 spec.
When clear, the AODSD2 register is forced clear, and all output slots with their valid bits set
(
ACOSV.SLT[11:3]
, transfer data every frame.
FCRN
Force Codec Ready Not. When clear, the serial port engine sends
ASDOUT
valid slot data
regardless of the input codec ready bits (solely based on the output slot valid bits). When set,
at least one codec ready bit from
ASDIN
or
ASDIN2
must be set before data is sent out
ASDOUT
.
22.4.2
Serial Port Power Management Control (SPMC)
Address:
BA0: 3ECh, Read-Write
PCI CFG: 0ECh, Read-Write if CWPR configured, otherwise Read-Only
Default:
0000h
Definition: Vaux powered. Supports power management of the AC Link and the enable for
ASDIN2
. This
register resides in the PCI config space and is only reset by a Vaux POR circuit. This register is
unaffected by the PCI
RST#
signal. The default value is set by a Vaux POR signal. Host software
should initialize this register before use.
Bit Descriptions:
RSTN
Reset NOT!: This bit controls the
ARST#
pin. Note the negative sense of the bit, which
matches the active low output pin definition. The
ARST#
pin is a logical OR of
RSTN
with the
PCI reset pin
RST#
.
0 =
ARST#
active, AC-Link and Codec reset (reset default)
1 =
ARST#
inactive, AC-Link and Codec not reset (normal operation).
ASYN
Asynchronous
ASYNC
Assertion: This bit allows the unclocked assertion of the
ASYNC
pin
for AC-Link management protocol requirements.
0 = Normal
ASYNC
generation (reset default)
1 = Force
ASYNC
valid (with no clocking dependencies other than PCI clock)
WUP1
Wakeup for primary input: This bit indicates that a CS4298 codec attached to the
ASDIN
pin
signaled a wake-up event by forcing a low-to-high transition on
ASDIN
while the AC-Link is
down. This bit remains set until host driver software issues a warm reset of the AC-Link by
setting the
ASYN
bit; specifically, the falling edge of the
ASYNC
warm reset pulse clears this
bit. See Figure 18 in PCM# Assertion section for conceptual logic. If the AC Link is powered
up, the host driver should check the
GP_INT
bit in SLT12M for
PME#
event generation.
0 = No wake-up event signaled by
ASDIN
1 = Wake-up event signaled by
ASDIN
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
GIPPEN
GISPEN
EESPD
ASDI2E
ASDO
WUP2
WUP1
ASYN
RSTN
D
ra
ft
Содержание CS4281
Страница 8: ...Confidential Draft 3 7 00 CS4281 Programming Manual 8 DS308PRM1 D r a f t...
Страница 12: ...Confidential Draft 3 7 00 CS4281 Programming Manual 12 DS308PRM1 D r a f t...
Страница 24: ...Confidential Draft 3 7 00 CS4281 Programming Manual 24 DS308PRM1 D r a f t...
Страница 34: ...Confidential Draft 3 7 00 CS4281 Programming Manual 34 DS308PRM1 D r a f t...
Страница 44: ...Confidential Draft 3 7 00 CS4281 Programming Manual 44 DS308PRM1 D r a f t...
Страница 114: ...Confidential Draft 3 7 00 CS4281 Programming Manual 114 DS308PRM1 D r a f t...
Страница 192: ...Confidential Draft 3 7 00 CS4281 Programming Manual 192 DS308PRM1 D r a f t...