CMT2380F17
Rev0.1 | 128/347
www.cmostek.com
Bit 1: BOF0IE, Enable BOF0 (PCON1.1) Interrupt.
0: Disable BOF0 interrupt.
1: Enable BOF0 interrupt.
Bit 0: WDTFIE, Enable WDTF (PCON1.0) Interrupt.
0: Disable WDTF interrupt.
1: Enable WDTF interrupt.
PCON1
:
Power Control Register 1
SFR Page
= 0~F & P
SFR Address = 0x97
Bit
7
6
5
4
3
2
1
0
Name
SWRF
EXRF
--
RTCF
--
BOF1
BOF0
WDTF
R/W
R/W
R/W
W
R/W
W
R/W
R/W
R/W
Reset Value
0
0
0
0
0
0
0
0
Bit 7: SWRF, Software Reset Flag.
0: This bit must be cleared by software writing “1” to it.
1: This bit is set by hardware if a Software Reset occurs.
Bit 6: EXRF, External Reset Flag.
0: This bit must be cleared by software writing “1” to it.
1: This bit is set by hardware if an External Reset occurs.
Bit 4: RTCF, RTC overflow flag.
0: This bit must be cleared by software writing “1” on it. Software writing “0” is no operation.
1: This bit is only set by hardware when RTCCT overflows. Writing “1” on this bit will clear RTCF.
Bit 3:
Reserved. Software must write “0” on this bit when PCON1 is written.
Bit 2: BOF1, Brown-Out Detection flag 1.
0: This bit must be cleared by software writing “1” to it.
1: This bit is set by hardware if the operating voltage matches the detection level of Brown-Out Detector 1
(4.2V/3.7/2.4/2.0).
Bit 1: BOF0, Brown-Out Detection flag 0.
0: This bit must be cleared by software writing “1” to it.
1: This bit is set by hardware if the operating voltage matches the detection level of Brown-Out Detector 0
(1.7V).
Bit 0: WDTF, WDT overflow flag.
0: This bit must be cleared by software writing “1” to it. 1: This bit is set by hardware if a WDT overflow
occurs.
AUXR2: Auxiliary Register 2
SFR Page
= 0 only
SFR Address = 0xA3
Bit
7
6
5
4
3
2
1
0
Name
STAF
STOF
--
--
T1X12
T0X12
T1CKOE
T0CKOE
R/W
R/W
R/W
W
W
R/W
R/W
R/W
R/W
Reset Value
0
0
0
0
0
0
0
0
Bit 7: STAF, Start Flag detection of STWI (SID).
0: Clear by firmware by writing “0” on it. STAF might be held within MCU reset period, so needs to
clear STAF in firmware initial.
1: Set by hardware to indicate the START condition occurred on STWI bus.
Содержание CMT2380F17
Страница 27: ...CMT2380F17 Rev0 1 27 347 www cmostek com 1 25 Phase Noise...
Страница 111: ...CMT2380F17 Rev0 1 111 347 www cmostek com INT2IS 1 0 Selected Port Pin of nINT2 00 P4 4 01 P3 0 10 P1 1 11 P1 6...
Страница 131: ...CMT2380F17 Rev0 1 131 347 www cmostek com Figure 16 1 Timer 0 Mode 0 Structure Figure15 2 Timer 1 Mode 0 Structure...
Страница 161: ...CMT2380F17 Rev0 1 161 347 www cmostek com Figure 16 32 Split Timer 3 Mode 1 Structure AR with Ex INT...
Страница 177: ...CMT2380F17 Rev0 1 177 347 www cmostek com Figure 17 3 PCA Interrupt System...
Страница 239: ...CMT2380F17 Rev0 1 239 347 www cmostek com Figure 19 5 8 bit Timer Mode Configuration for S1BRG S1TME 1...
Страница 246: ...CMT2380F17 Rev0 1 246 347 www cmostek com SnMIPS S0MI S1MI 1 P3 3 P4 7...
Страница 289: ...CMT2380F17 Rev0 1 289 347 www cmostek com...