Receive List Placement Registers
BCM5718 Programmer’s Guide
Broadcom
®
January 29, 2016 • 5718-PG108-R
Page 359
Receive List Placement Statistics Control Register (offset: 0x2014)
Receive List Placement Statistics Enable Mask Register (offset:
0x2018)
Name
Bits
Access
Default
Value
Description
Reserved
31:3
RO
0
–
Statistics Clear
2
RW
0
When set, resets local statistics counters to zero.
Clears only masked statistics.
Self-clearing when done.
Reserved
1
RO
0
–
Statistics Enable
0
RW
0
When set, allow the local statistics counters to
increment.
When reset, counters hold their values until the
next update to the NIC memory.
Enables only masked statistics.
Name
Bits
Access
Default
Value
Description
Reserved
31:26
RO
0
–
RSS_Priority
25
RW
0x0
This bit enables the receive packet to choose
receive return ring in terms of RSS hash value
instead of RC class when both RSS and RC rules
are matched. Default is to give priority to RC.
RC Return Ring Enable
24
RW
0x0
1: Enable receive packet to use RC rule class as
return ring number if RC rule is matched. This bit
will be used in conjunction with bit25 to derive the
final receive return ring.
0: Disable receive packet to use RC rule class as
return ring number. Receive packet only uses
RSS hash to select the receive return ring. If no
any RSS hash types are applied, the default ring
0 will be used.
CPU MACTQ Priority Disable 23
RW
0x0
1: Disable CPU priority over SDC when
arbitrating the MACTQ write requests.
0: Enable CPU priority over SDC when
arbitrating the MACTQ write requests.
Reserved
22:19
RO
0
–
Disable MACTQ Double Ack
issue fix
18
RW
1
Disable MACTQ double ack issue fix.
1: Disabled
0: Enabled
Reserved
17:2
RO
N/A
–
Disable ASF Lockup Issue Fix 1
RW
1
Disable ASF Lockup Fix.
1: Disabled
0: Enabled