PCI Configuration Registers
BCM5718 Programmer’s Guide
Broadcom
®
January 29, 2016 • 5718-PG108-R
Page 292
LINK_CAPABILITY – 0xb8
FATAL_ERR_REPORT_EN
2
RW
0:pr
Fatal Error Reporting Enable.
Path= i_cfg_func.i_cfg_public.i_cfg_exp_cap.
NFATAL_ERR_REPORT_EN 1
RW
0:pr
Non-Fatal Error Reporting Enable.
Path= i_cfg_func.i_cfg_public.i_cfg_exp_cap.
CORR_ERR_REPORT_EN 0
RW
0:pr
Correctable Error Reporting Enable.
Path= i_cfg_func.i_cfg_public.i_cfg_exp_cap.
Name
Bits
Access
Default
Value
Description
PORT_NUMBER
31:24
RO
0
PCIE Port Number. These bits are programmable
through register. Path= i_cfg_func.i_cfg_private
Unused0 23:22
RO
0
–
LINK_BW_NOTIFY
21
RO
0
Link Bandwidth Notification Capability: RC: A
value of 1b indicates support for the Link
Bandwidth Notification status and interrupt
mechanisms. This capability is required for all
Root Ports and Switch Downstream Ports
supporting Links wider than x1 and/or multiple
Link speeds. RC: Field is implemented. EP: Not
supported and hardwired to 0.
Path= i_cfg_func.i_cfg_public.i_cfg_exp_cap
DL_ACTIVE_REP
20
RO
0
Data Link Layer Link Active Reporting Capable:
RC: this bit must be hardwired to 1b if the
component supports the optional capability of
reporting the DL_Active state of the Data Link
Control and Management State Machine. RC:
Implemented (RW) for RC. Default to 0. EP: Not
supported and hardwired to 0.
Path= i_cfg_func.i_cfg_private
SUR_DWN_ERR_REP
19
RO
0
Surprise Down Error Reporting Capable: RC: this
bit must be set if the component supports the
optional capability of detecting and reporting a
Surprise Down error condition. RC: Not supported
and hardwired to 0. EP: Not supported and
hardwired to 0.
Path= i_cfg_func.i_cfg_public.i_cfg_exp_cap
CLK_PWR_MGMT
18
RO
0x1
Clock Power Management. These bits are
programmable through register. The feature itself
has to be enabled in version.v
Path= i_cfg_func.i_cfg_private
Name
Bits
Access
Default
Value
Description