
Bus Interface Unit
ARM DDI 0186A
Copyright © 2000 ARM Limited. All rights reserved.
6-13
Figure 6-8 Single STM, followed by sequential instruction fetch
Note
The single IDLE cycle that normally occurs at the end of an
STM
is filled by the
NONSEQ cycle for the instruction fetch.
LDM followed by instruction fetch
Figure 6-9 on page 6-14 shows an example of a
LDM
transferring three words,
immediately followed by an instruction fetch. A single IDLE cycle is inserted after the
final sequential data access, and instruction fetch begins with a NONSEQ/IDLE
sequence.
ID-1
DD-3
HTRANS
NONSEQ
SEQ
IDLE
HWRITE
HREADY
HWDATA
HADDR
DA-1
DA-2
SEQ
NONSEQ
IDLE
NONSEQ
DA-3
IA-1
IA-2
CLK
DA-2
DA-3
ID-2
HRDATA
Содержание ARM966E-S
Страница 6: ...Contents vi Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Страница 20: ...Introduction 1 4 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Страница 48: ...Tightly coupled SRAM 4 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Страница 80: ...Bus Interface Unit 6 20 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Страница 118: ...Debug Support 8 26 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Страница 130: ...Test Support 10 8 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Страница 142: ...Instruction cycle timings 11 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Страница 158: ...Signal Descriptions A 16 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Страница 176: ...AC Parameters B 18 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...