Instruction cycle timings
ARM DDI 0186A
Copyright © 2000 ARM Limited. All rights reserved.
11-9
Table 11-5 AHB buffered writes cycles
AHB access
Cycles
Comment
Single
STR
Sync+N+I
Assumes no following AHB
instruction fetch
Back-to-back
STR/STR
Sync+2(N+I)
Assumes no following AHB
instruction fetch
STM
Sync+N+(n-1)S+I
Assumes no following AHB
instruction fetch
Last
STR
in write buffer drain followed
by unbuffered data access
2(N+I)
Core stalled until write buffer empty
and data access has been performed
Last
STR
in write buffer drain followed
by instruction fetch
2N+I
Optimization replaces IDLE cycle
after store with NONSEQ of
instruction fetch
Содержание ARM966E-S
Страница 6: ...Contents vi Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Страница 20: ...Introduction 1 4 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Страница 48: ...Tightly coupled SRAM 4 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Страница 80: ...Bus Interface Unit 6 20 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Страница 118: ...Debug Support 8 26 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Страница 130: ...Test Support 10 8 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Страница 142: ...Instruction cycle timings 11 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Страница 158: ...Signal Descriptions A 16 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Страница 176: ...AC Parameters B 18 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...