Preliminary Technical Data
UG-1828
Rev. PrC | Page 57 of 338
Figure 34. Receive CSSI Timing for 16-Bit Symbols (MSB First)
Figure 35 illustrates the transmit CSSI interface (Tx) for a 16-bit data symbols.
Figure 35. Transmit CSSI Timing for 16-Bit Symbols (MSB First)
Receive CSSI Interface with 2×, 4×, and 8× Data Clock Rates
ADRV9001 receive CSSI supports the 2 times, 4 times, or 8 times of the data clock rate for some applications.
Figure 36, Figure 37, and Figure 38 illustrate the receive CSSI interface (Rx1 and Rx2) for 16-bit I/Q data sample with 2×, 4×, and 8×
clock rates. The strobe pulse validates the start of the 32-bit I and Q samples, the remaining data bits are ignored.
Figure 36. Receive CSSI Timing with 2× Data Clock Rate for 16-Bit I/Q Data Sample (MSB First), 32 Cycles
Figure 37. Receive CSSI Timing with 4× Data Clock Rate for 16-Bit I/Q Data Sample (MSB First), 96 Cycles
RX_DATA_OUT
RX_DCLK_OUT
RX_STROBE_OUT
OR
RX_STROBE_OUT
S0_D15 S0_D14
S0_D8
S0_D7
S0_D6
S0_D0
S1_D15
24159-
031
TX_DATA_IN
TX_DCLK_IN
TX_STROBE_IN
OR
TX_STROBE_IN
S0_D15 S0_D14
S0_D8
S0_D7
S0_D6
S0_D0
S1_D15
TX_DCLK_OUT
24159-
032
RX_DCLK_OUT
RX_STROBE_OUT
OR
RX_STROBE_OUT
RX_DATA_OUT
16 CYCLES (I SAMPLE)
16 CYCLES (Q SAMPLE)
32 CYCLES (NO SAMPLE)
I0_D15 I0_D14
I0_D0 Q0_D15 Q0_D14
Q0_D0
I0_D14
I1_D15
24159-
033
RX_DCLK_OUT
RX_STROBE_OUT
OR
RX_STROBE_OUT
RX_DATA_OUT
16 CYCLES (I SAMPLE)
16 CYCLES (Q SAMPLE)
96 CYCLES (NO SAMPLE)
I0_D15 I0_D14
I0_D0 Q0_D15 Q0_D14
Q0_D0
I0_D14
I1_D15
24159-
034