![Analog Devices ADRV9001 Скачать руководство пользователя страница 294](http://html1.mh-extra.com/html/analog-devices/adrv9001/adrv9001_user-manual_2939807294.webp)
UG-1828
Preliminary Technical Data
Rev. PrC | Page 294 of 338
Figure 273. ADRV9001 Evaluation Card and ZCU102 Evaluation Platform with Connections Required for Testing
To set up the evaluation board for testing, follow steps listed below:
1.
Connect the ADRV9001 evaluation card and the ZCU102 evaluation platform together as shown in Figure 273. Use the FMC
connector (J5). Take care to be sure the connectors are properly aligned.
2.
Make sure that all jumpers on the ZCU102 evaluation platform as well as the SW6 position (2, 3, 4 = “A” position) match
settings shown in Figure 272.
3.
Insert the SD card that came with the ADRV9001 evaluation kit into ZCU102 evaluation platform SD card slot (J100).
4.
On the ADRV9001 evaluation card, provide a device clock (frequency must match the setting selected in the TES), at a +13dBm
power level to J501 connector. (This signal drives the reference clock into the ADCLK944 clock distribution chip on the board –
the Q1/Q1_N pins of ADCLK944 generates the DEV_CLK for the
and REF_CLK for the Xilinx FPGA).
a.
It should be noted that quality of clock source used to generate DEV_CLK will directly impact overall system
performance. User must ensure that high quality, stable and low phase noise clock source is used here.
5.
Connect a 12V, 5A power supply to the Xilinx Platform at the J52 header.
6.
Connect the Xilinx Platform to the PC with an Ethernet cable (connect to P12). There is no driver installation required.
a.
In the case when the Ethernet port is already occupied by another connection, use an USB-to-Ethernet adapter.
b.
On an Ethernet connection dedicated to the Xilinx Platform, the user must manually set the following:
i.
IPv4 Address to: 192.168.1.2
ii.
IPv4 Subnet Mask to: 255.255.255.0
Refer to Figure 274 for more details.
The user should make sure that ports listed below are not blocked by firewall software on their PC:
•
22—SSH protocol
•
55557—access to the evaluation software on Xilinx Platform
Note that the ZYNQ ZCU102 evaluation platform IP address is set by default to: 192.168.1.10.