![Altera PHY IP Core Скачать руководство пользователя страница 80](http://html.mh-extra.com/html/altera/phy-ip-core/phy-ip-core_user-manual_2910918080.webp)
5–14
Chapter 5: Interlaken PHY IP Core
Interfaces
Altera Transceiver PHY IP Core
March 2012
Altera Corporation
User Guide
0x042
[1:0]
WO
reset_control
(write)
Writing a 1 to bit 0 initiates a TX digital reset using the reset
controller module. The reset affects channels enabled in the
reset_ch_bitmask
. Writing a 1 to bit 1 initiates a RX
digital reset of channels enabled in the
reset_ch_bitmask
.
R
reset_status
(read)
Reading bit 0 returns the status of the reset controller TX
ready bit. Reading bit 1 returns the status of the reset
controller RX ready bit.
Reset Controls –Manual Mode
0x044
—
RW
reset_fine_control
You can use the
reset_fine_control
register to create
your own reset sequence. The reset control module,
illustrated in
Figure 1–1 on page 1–2
, performs a standard
reset sequence at power on and whenever the
phy_mgmt_clk_reset
is asserted. Bits [31:4, 0] are
reserved.
[3]
RW
reset_rx_digital
Writing a 1 causes the RX digital reset signal to be asserted,
resetting the RX digital channels enabled in
reset_ch_bitmask
. You must write a 0 to clear the
reset condition.
[2]
RW
reset_rx_analog
Writing a 1 causes the internal RX digital reset signal to be
asserted, resetting the RX analog logic of all channels
enabled in
reset_ch_bitmask
. You must write a 0 to
clear the reset condition.
[1]
RW
reset_tx_digital
Writing a 1 causes the internal TX digital reset signal to be
asserted, resetting all channels enabled in
reset_ch_bitmask
. You must write a 0 to clear the
reset condition.
PMA Control and Status Registers
0x061
[31:0]
RW
phy
_
serial
_
loopback
Writing a 1 to channel
<
n
>
puts channel
<
n
>
in serial
loopback mode. For information about pre- or
post-CDRserial loopback modes, refer to
“Loopback
Modes” on page 10–39
.
0x064
[31:0]
RW
pma_rx_set_locktodata
When set, programs the RX CDR PLL to lock to the
incoming data. Bit
<n>
corresponds to channel
<n>
.
0x065
[31:0]
RW
pma_rx_set_locktoref
When set, programs the RX CDR PLL to lock to the
reference clock. Bit
<n>
corresponds to channel
<n>
.
0x066
[31:0]
R
pma_rx_is_lockedtodata
When asserted, indicates that the RX CDR PLL is locked to
the RX data, and that the RX CDR has changed from LTR to
LTD mode. Bit
<n>
corresponds to channel
<n>
.
00x067
[31:0]
R
pma_rx_is_lockedtoref
When asserted, indicates that the RX CDR PLL is locked to
the reference clock. Bit
<n>
corresponds to channel
<n>
.
0x080
[31:0]
RW
indirect_addr
Provides for indirect addressing of all PCS control and
status registers. Use this register to specify the logical
channel address of the PCS channel you want to access.
Table 5–12. Interlaken PHY Registers (Part 2 of 3)
Word
Addr
Bits
R/W
Register Name
Description