![Altera PHY IP Core Скачать руководство пользователя страница 200](http://html.mh-extra.com/html/altera/phy-ip-core/phy-ip-core_user-manual_2910918200.webp)
10–34
Chapter 10: Transceiver Reconfiguration Controller
Understanding Logical Channel Numbering
Altera Transceiver PHY IP Core
March 2012
Altera Corporation
User Guide
Although you must create a separate logical reconfiguration interface for each PHY IP
core instance, when the Quartus II software compiles your design, it reduces original
number of logical interfaces by merging them. Allowing the Quartus II software to
merge reconfiguration interfaces gives the Fitter more flexibility in placing transceiver
channels. However, the logical channel number remains the same.
1
You cannot use SignalTap
TM
to observe the reconfiguration interfaces.
You do not have to assign numbers to the reconfiguration interfaces. The logical
interface numbering is determined by the order of the interfaces in the connection
between the transceiver PHY IP and the Transceiver Reconfiguration Controller.
Two PHY IP Core Instances Each with Four Bonded Channels
When two transceiver PHY instances, each with four bonded channels, are connected
to a Transceiver Reconfiguration Controller, the reconfiguration buses of the two
instances are concatenated.
Figure 10–10
and
Table 10–25
show the order and
numbering of reconfiguration interfaces. The Quartus II software assigns the data
channels logical channel numbers 0 to 3 for each transceiver PHY instance. The
Quartus II software assigns the TX PLLs logical channel numbers 4 to 7 for each
transceiver PHY instance. During Quartus II place and route, the Fitter maps the four
logical TX PLLs in each transceiver PHY instance to a single physical TX PLL.
Figure 10–10. Interface Ordering with Multiple Transceiver PHY Instances
to and from
Embedded
Controller
Transceiver
Reconfiguration
Controller
S
Interfaces 0-7
Interfaces 8-15
Reconfig to and from
Transceiver
Transceiver PHY Instance 1
Avalon-MM
Streaming Data
Streaming Data
Transceiver PHY Instance 0
Avalon-MM
Interfaces 0-3: Data Lanes
Interfaces 4-7: TX PLL
Interfaces 0-3: Data Lanes
Interfaces 4-7: TX PLL
TX and RX
Serial Data
TX and RX
Serial Data
MAC
MAC
Stratix V GX, GS, or GT Device
.
.
.
.
.
.