![Altera PHY IP Core Скачать руководство пользователя страница 69](http://html.mh-extra.com/html/altera/phy-ip-core/phy-ip-core_user-manual_2910918069.webp)
Chapter 5: Interlaken PHY IP Core
5–3
Parameter Settings
March 2012
Altera Corporation
Altera Transceiver PHY IP Core
User Guide
Advanced Options
Table 5–2
describes the parameters that you can set on the
Optional Ports
tab.
Inpu
t
clock f
r
equency
Lane
r
a
t
e/
<n>
Lane
r
a
t
e/
80
Lane
r
a
t
e/
64
Lane
r
a
t
e/
50
Lane
r
a
t
e/
40
Lane
r
a
t
e/
32
Lane
r
a
t
e/
25
Lane
r
a
t
e/
20
Lane
r
a
t
e/
16
Lane
r
a
t
e/
12.5
Lane
r
a
t
e/
10
Lane
r
a
t
e/
8
Specifies the frequency of the input reference clock. The default
value for the
Inpu
t
clock f
r
equency
is the
Lane
r
a
t
e
/20; however,
you can change this value. Many reference clock frequencies are
available.
PLL
t
ype
CMU
ATX
Specifies the PLL type.
The CMU PLL has a larger frequency range than the ATX PLL. The
ATX PLL is designed to improve jitter performance and achieves
lower channel-to-channel skew; however, it supports a narrower
range of data rates and reference clock frequencies. Another
advantage of the ATX PLL is that it does not use a transceiver
channel, while the CMU PLL does. Because the CMU PLL is more
versatile, it is specified as the default setting.
Base da
t
a
r
a
t
e
1 ×
Lane
r
a
t
e
2 ×
Lane
r
a
t
e
4 ×
Lane
r
a
t
e
This option allows you to specify a
Base da
t
a
r
a
t
e
to minimize the
number of PLLs required to generate the clocks necessary for
data transmission at different frequencies. Depending on the Lane
rate you specify, the default
Base da
t
a
r
a
t
e
can be either 1, 2, or 4
times the
Lane
r
a
t
e
; however, you can change this value. The
default value specified is for backwards compatibility with earlier
Quartus II software releases.
Table 5–2. General Option (Part 2 of 2)
Parameter
Value
Description
Table 5–3. Optional Ports
Parameter
Value
Description
Enable RX s
t
a
t
us
signals, (wo
r
d lock,
sync lock, c
r
c32
e
rr
o
r
) as pa
rt
of
r
x_pa
r
allel_da
t
a
On/Off
When you turn this option on,
rx_parallel_data[71:69]
are
included in the top-level module. These optional signals report the
status of word and synchronization locks and CRC32 errors. Refer
to
Table 5–7 on page 5–10
for more information. facilitate
C
r
ea
t
e
t
x_co
r
eclkin
po
rt
On/Off
The
tx_coreclkin
drives the write side of TX FIFO. This clock is
required for lane synchronization.
tx_coreclkin
must be used
when the number of lanes is greater than 1.
C
r
ea
t
e
r
x_co
r
eclkin
po
rt
On/Off
When selected
rx_coreclkin
is available as input port which
drives the read side of RX FIFO, When deselected
rx_user_clkout,
which is the master
rx_clockout
for all
bonded receiver lanes, is routed internally to drive the RX read
side of FIFO.
rx_user_clkout
is also available as an output port
for the Interlaken MAC.