![Altera PHY IP Core Скачать руководство пользователя страница 123](http://html.mh-extra.com/html/altera/phy-ip-core/phy-ip-core_user-manual_2910918123.webp)
Chapter 7: Custom PHY IP Core
7–23
Interfaces
March 2012
Altera Corporation
Altera Transceiver PHY IP Core
User Guide
0x066
[31:0]
R
pma_rx_is_lockedtodata
When 1, indicates that the RX CDR PLL is locked to the RX
data, and that the RX CDR has changed from LTR to LTD
mode. Bit
<n>
corresponds to channel
<n>
.
0x067
[31:0]
R
pma_rx_is_lockedtoref
When 1, indicates that the RX CDR PLL is locked to the
reference clock. Bit
<n>
corresponds to channel
<n>
.
Custom PCS
0x080
[31:0]
RW
Lane or group number
Specifies lane or group number for indirect addressing,
which is used for all PCS control and status registers. For
variants that stripe data across multiple lanes, this is the
logical group number. For non-bonded applications, this is
the logical lane number.
0x081
[5:1]
R
rx_bitslipboundaryselect
out
This is an output from the bit slip word aligner which shows
the number of bits slipped.
F
r
om block:
Word aligner.
[0]
R
rx_phase_comp_fifo_error
When set, indicates an RX phase compensation FIFO error.
F
r
om block:
RX phase Compensation FIFO
0x082
[0]
RW
tx_phase_comp_fifo_error
When set, indicates an TX phase compensation FIFO error.
F
r
om block:
TX phase Compensation FIFO
0x083
[5:1]
RW
tx_bitslipboundary_select
Sets the number of bits that the TX bit slipper needs to slip.
To block:
Word aligner.
[0]
RW
tx_invpolarity
When set, the TX interface inverts the polarity of the TX
data.
To block
: 8B/10B encoder.
0x084
0
RW
rx_invpolarity
When set, the RX channels inverts the polarity of the
received data.
To block
: 8B/10B decoder.
0x085
[3]
RW
rx_bitslip
Every time this register transitions from 0 to 1, the RX data
slips a single bit.
To block:
Word aligner.
[2]
RW
rx_bytereversal_enable
When set, enables byte reversal on the RX interface.
To block:
Byte deserializer.
[1]
RW
rx_bitreversal_enable
When set, enables bit reversal on the RX interface.
To block:
Word aligner.
[0]
RW
rx_enapatternalign
When set in manual word alignment mode, the word
alignment logic begins operation when this pattern is set.
To block:
Word aligner.
Table 7–21. Custom PHY IP Core Registers (Part 3 of 3)
Word
Addr
Bits
R/W
Register Name
Description