![Altera PHY IP Core Скачать руководство пользователя страница 25](http://html.mh-extra.com/html/altera/phy-ip-core/phy-ip-core_user-manual_2910918025.webp)
Chapter 3: 10GBASE-R PHY IP Core
3–7
Parameter Settings
March 2012
Altera Corporation
Altera Transceiver PHY IP Core
User Guide
Table 3–7
lists the analog parameters for Stratix V devices whose original values are
place holders for the values that match your electrical board specification. In
Table 3–7
, the default value of an analog parameter is shown in
bold
type.
Table 3–7. Transceiver and PLL Assignments for Stratix V Devices (Sheet 1 of 2)
QSF Assignment Name
Pin Planner and
Assignment Editor
Name
Description
Options
Assign
To
XCVR_IO_PIN_TERMINATION
Transceiver I/O Pin
Termination
Specifies the intended on-chip
termination value for the specified
transceiver pin. Use External Resistor
if you intend to use off-chip
termination.
85_OHMS
100_OHMS
120_OHMS
150_OHMS
EXTERNAL_
RESISTOR
Pin
XCVR_REFCLK_PIN_
TERMINATION
Transceiver Dedicated
Refclk Pin Termination
Specifies the intended termination
value for the specified refclk pin.
DC_COUPLING_
INTERNAL_100
_OHM
DC_COUPLING_
EXTERNAL_
RESISTOR
AC_COUPLING
Pin
XCVR_RX_BYPASS_EQ_
STAGES_234
Receiver Equalizer Stage 2,
3, 4 Bypass
Bypass continuous time equalizer
stages 2, 3, and 4 to save power. This
setting eliminates significant AC gain
on the equalizer and is appropriate for
chip-to-chip short range
communication on a PCB.
ALL_STAGES_
ENABLED
BYPASS_
STAGES
Pin
XCVR_TX_SLEW_RATE_CTRL
Transmitter Slew Rate
Control
Specifies the slew rate of the output
signal. The valid values span from the
slowest rate to fastest rate with 1
representing the slowest rate.
1–
5
Pin