ZCU102 Evaluation Board User Guide
2
UG1182 (v1.2) March 20, 2017
Revision History
The following table shows the revision history for this document.
Date
Version
Revision
03/20/2017
1.2
Added notes to
. Updated SW6 default switch setting in
and SD configuration setting in
. Clarified SW6[4:1] boot mode pin
settings under
and
. Changed “DDR SODIMM Memory J1”
heading to “DDR Component Memory” in
. Changed PS_REF_CLK frequency
from 33 MHz to 33.33 MHz in
. Changed “UART2_RTS_O_B” to
“UART2_CTS_O_B” in
. Changed “QSPI119 (LWR),
U120 (UPR)” heading to “MSP430 U41” in
. Clarified references to
in
and
. Added addresses to titles in
and
. Changed “22” to “L22” in
. Updated GTH connectivity for Quad 128, Quad 228, Quad 229, and
Quad 23 under
. Added callout 44 to
. Updated Xilinx websites in
Appendix D, Additional Resources and Legal Notices
11/16/2016
1.1
Updated device part number from XCZU9EG-2FFVB1156 to XCZU9EG-2FFVB1156I
throughout document. Updated board photos (
and
) to rev 1.0.
and
. Updated
Chapter 3, Component Descriptions
Appendix B, Master Constraints File Listing
05/11/2016
1.0
Initial Xilinx release - limited distribution.