7 Series FPGAs SelectIO Resources User Guide
13
UG471 (v1.10) May 8, 2018
Chapter 1
SelectIO Resources
I/O Tile Overview
Input/output characteristics and logic resources are covered in three consecutive chapters.
describes the electrical behavior of the output drivers and
input receivers, and gives detailed examples of many standard interfaces.
describes the input and output data registers and their
double-data rate (DDR) operation, and the programmable input delay (IDELAY) and
programmable output delay (ODELAY).
Chapter 3, Advanced SelectIO Logic Resources
describes the data serializer/deserializer (SERDES).
The 7 series FPGAs offer both high-performance (HP) and high-range (HR) I/O banks. The
HP I/O banks are designed to meet the performance requirements of high-speed memory
and other chip-to-chip interfaces with voltages up to 1.8V. The HR I/O banks are designed
to support a wider range of I/O standards with voltages up to 3.3V.
highlights
the features supported in the HP and HR I/O banks. Refer to
for help when
making initial decisions on I/O banks for a particular design's requirements. See the
specific device family data sheet for details on the performance and other electrical
requirements of the HP and HR I/O banks.
The 7 series FPGAs contain different combinations of HR and HP I/O banks. The
7 Series
FPGAs Overview
documents the available number of each type of bank for all devices.
Table 1-1:
Supported Features in the HR and HP I/O Banks
Feature
HP I/O Banks
HR I/O Banks
3.3V I/O standards
N/A
Supported
2.5V I/O standards
N/A
Supported
1.8V I/O standards
Supported
Supported
1.5V I/O standards
Supported
Supported
1.35V I/O standards
Supported
Supported
1.2V I/O standards
Supported
Supported
LVDS signaling
Supported
Supported
24 mA drive option for LVCMOS18 and LVTTL outputs
N/A
Supported
V
CCAUX_IO
supply rail
Supported
N/A
Digitally-controlled impedance (DCI) and DCI cascading
Supported
N/A
Internal V
REF
Supported
Supported